gem5
 All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Groups Pages
Sequencer Member List

This is the complete list of members for Sequencer, including all inherited members.

_currPwrStateClockedObjectprotected
_paramsSimObjectprotected
checkCoherence(Addr address)Sequencer
ckptCountSerializablestatic
ckptMaxCountSerializablestatic
ckptPrevCountSerializablestatic
Clocked(ClockDomain &clk_domain)Clockedinlineprotected
Clocked(Clocked &)=deleteClockedprotected
clockEdge(Cycles cycles=Cycles(0)) const Clockedinline
ClockedObject(const ClockedObjectParams *p)ClockedObject
clockPeriod() const Clockedinline
collateStats()Sequencer
computeStats()ClockedObject
coreId() const Sequencerinline
curCycle() const Clockedinline
currentSection()Serializablestatic
cyclesToTicks(Cycles c) const Clockedinline
deadlockCheckEventSequencerprivate
deschedule(Event &event)EventManagerinline
deschedule(Event *event)EventManagerinline
descheduleDeadlockEvent()Sequencerinlinevirtual
drain() overrideRubyPortvirtual
Drainable()Drainableprotected
drainResume()Drainableinlineprotectedvirtual
drainState() const Drainableinline
empty() const Sequencer
EventManager(EventManager &em)EventManagerinline
EventManager(EventManager *em)EventManagerinline
EventManager(EventQueue *eq)EventManagerinline
eventqEventManagerprotected
eventQueue() const EventManagerinline
evictionCallback(Addr address)Sequencer
find(const char *name)SimObjectstatic
frequency() const Clockedinline
getFirstResponseToCompletionDelayHist(const MachineType t) const Sequencerinline
getForwardRequestToFirstResponseHist(const MachineType t) const Sequencerinline
getHitLatencyHist()Sequencerinline
getHitMachLatencyHist(uint32_t t)Sequencerinline
getHitTypeLatencyHist(uint32_t t)Sequencerinline
getHitTypeMachLatencyHist(uint32_t r, uint32_t t)Sequencerinline
getId()RubyPortinline
getIncompleteTimes(const MachineType t) const Sequencerinline
getInitialToForwardDelayHist(const MachineType t) const Sequencerinline
getIssueToInitialDelayHist(uint32_t t) const Sequencerinline
getLatencyHist()Sequencerinline
getMasterPort(const std::string &if_name, PortID idx=InvalidPortID) overrideRubyPortvirtual
getMissLatencyHist()Sequencerinline
getMissMachLatencyHist(uint32_t t) const Sequencerinline
getMissTypeLatencyHist(uint32_t t)Sequencerinline
getMissTypeMachLatencyHist(uint32_t r, uint32_t t) const Sequencerinline
getOutstandReqHist()Sequencerinline
getProbeManager()SimObject
getSlavePort(const std::string &if_name, PortID idx=InvalidPortID) overrideRubyPortvirtual
getTypeLatencyHist(uint32_t t)Sequencerinline
handleLlsc(Addr address, SequencerRequest *request)Sequencerprivate
hitCallback(SequencerRequest *request, DataBlock &data, bool llscSuccess, const MachineType mach, const bool externalHit, const Cycles initialRequestTime, const Cycles forwardRequestTime, const Cycles firstResponseTime)Sequencerprivate
init() overrideRubyPortvirtual
initState()SimObjectvirtual
insertRequest(PacketPtr pkt, RubyRequestType request_type)Sequencerprivate
invalidateSC(Addr address)Sequencer
isCPUSequencer()RubyPortinline
isDeadlockEventScheduled() const Sequencerinlinevirtual
issueRequest(PacketPtr pkt, RubyRequestType type)Sequencerprivate
loadState(CheckpointIn &cp)SimObjectvirtual
m_controllerRubyPortprotected
m_coreIdSequencerprivate
m_data_cache_hit_latencySequencerprivate
m_dataCache_ptrSequencerprivate
m_deadlock_check_scheduledSequencerprivate
m_deadlock_thresholdSequencerprivate
m_FirstResponseToCompletionDelayHistSequencerprivate
m_ForwardToFirstResponseDelayHistSequencerprivate
m_hitLatencyHistSequencerprivate
m_hitMachLatencyHistSequencerprivate
m_hitTypeLatencyHistSequencerprivate
m_hitTypeMachLatencyHistSequencerprivate
m_IncompleteTimesSequencerprivate
m_InitialToForwardDelayHistSequencerprivate
m_inst_cache_hit_latencySequencerprivate
m_instCache_ptrSequencerprivate
m_IssueToInitialDelayHistSequencerprivate
m_latencyHistSequencerprivate
m_load_waiting_on_loadSequencerprivate
m_load_waiting_on_storeSequencerprivate
m_mandatory_q_ptrRubyPortprotected
m_max_outstanding_requestsSequencerprivate
m_missLatencyHistSequencerprivate
m_missMachLatencyHistSequencerprivate
m_missTypeLatencyHistSequencerprivate
m_missTypeMachLatencyHistSequencerprivate
m_outstanding_countSequencerprivate
m_outstandReqHistSequencerprivate
m_readRequestTableSequencerprivate
m_ruby_systemRubyPortprotected
m_runningGarnetStandaloneSequencerprivate
m_store_waiting_on_loadSequencerprivate
m_store_waiting_on_storeSequencerprivate
m_typeLatencyHistSequencerprivate
m_usingRubyTesterRubyPortprotected
m_versionRubyPortprotected
m_writeRequestTableSequencerprivate
makeRequest(PacketPtr pkt)Sequencervirtual
markRemoved()Sequencer
memInvalidate()SimObjectinlinevirtual
MemObject(const Params *params)MemObject
memWriteback()SimObjectinlinevirtual
name() const SimObjectinlinevirtual
nextCycle() const Clockedinline
notifyFork()Drainableinlinevirtual
numPwrStateTransitionsClockedObjectprotected
operator=(const Sequencer &obj)Sequencerprivate
RubyPort::operator=(Clocked &)=deleteClockedprotected
outstandingCount() const Sequencerinlinevirtual
params() const MemObjectinline
Params typedefSequencer
print(std::ostream &out) const Sequencer
prvEvalTickClockedObjectprotected
pwrState() const ClockedObjectinline
pwrState(Enums::PwrState)ClockedObject
pwrStateClkGateDistClockedObjectprotected
pwrStateName() const ClockedObjectinline
pwrStateResidencyTicksClockedObjectprotected
pwrStateWeights() const ClockedObject
readCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
recordMissLatency(const Cycles t, const RubyRequestType type, const MachineType respondingMach, bool isExternalHit, Cycles issuedTime, Cycles initialRequestTime, Cycles forwardRequestTime, Cycles firstResponseTime, Cycles completionTime)Sequencerprivate
recordRequestType(SequencerRequestType requestType)Sequencer
recvTimingResp(PacketPtr pkt, PortID master_port_id)RubyPortprotected
regProbeListeners()SimObjectvirtual
regProbePoints()SimObjectvirtual
regStats()Sequencervirtual
RequestTable typedefSequencerprivate
reschedule(Event &event, Tick when, bool always=false)EventManagerinline
reschedule(Event *event, Tick when, bool always=false)EventManagerinline
resetClock() const Clockedinlineprotected
resetStats()Sequencervirtual
ruby_eviction_callback(Addr address)RubyPortprotected
ruby_hit_callback(PacketPtr pkt)RubyPortprotected
RubyPort(const Params *p)RubyPort
schedule(Event &event, Tick when)EventManagerinline
schedule(Event *event, Tick when)EventManagerinline
Sequencer(const Params *)Sequencer
Sequencer(const Sequencer &obj)Sequencerprivate
Serializable()Serializable
serialize(CheckpointOut &cp) const overrideClockedObjectvirtual
serializeAll(CheckpointOut &cp)SimObjectstatic
Serializable::serializeAll(const std::string &cpt_dir)Serializablestatic
serializeSection(CheckpointOut &cp, const char *name) const Serializable
serializeSection(CheckpointOut &cp, const std::string &name) const Serializableinline
setController(AbstractController *_cntrl)RubyPortinline
setCurTick(Tick newVal)EventManagerinline
signalDrainDone() const Drainableinlineprotected
SimObject(const Params *_params)SimObject
slave_portsRubyPortprotected
startup()SimObjectvirtual
systemRubyPortprotected
testDrainComplete()RubyPortprotected
ticksToCycles(Tick t) const Clockedinline
trySendRetries()RubyPortprotected
unserialize(CheckpointIn &cp) overrideClockedObjectvirtual
unserializeGlobals(CheckpointIn &cp)Serializablestatic
unserializeSection(CheckpointIn &cp, const char *name)Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)Serializableinline
updateClockPeriod() const Clockedinline
voltage() const Clockedinline
wakeup()Sequencer
wakeupEventQueue(Tick when=(Tick)-1)EventManagerinline
writeCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
~Clocked()Clockedinlineprotectedvirtual
~Drainable()Drainableprotectedvirtual
~RubyPort()RubyPortinlinevirtual
~Sequencer()Sequencer
~Serializable()Serializablevirtual
~SimObject()SimObjectvirtual

Generated on Fri Jun 9 2017 13:04:19 for gem5 by doxygen 1.8.6