## CS 537: Introduction to Operating Systems Fall 2015: Midterm Exam #1 This exam is closed book, closed notes. All cell phones must be turned off. No calculators may be used. You have two hours to complete this exam. There are two parts to this exam: the first is true/false, the second is multiple choice. Some of the T/F questions are very simple, and some will take you awhile to determine. We expect you'll end up spending approximately equal amounts of time on each part. Write all of your answers on the accu-scan form with a #2 pencil. These exam questions must be returned at the end of the exam, but we will not grade anything in this booklet. Unless stated (or implied) otherwise, you should make the following assumptions: - o The OS manages a single uniprocessor - o All memory is byte addressable - The terminology lg means log<sub>2</sub> - $\circ$ 2<sup>10</sup> bytes = 1KB - $\circ$ 2<sup>20</sup> bytes = 1MB - o Page table entries require 4 bytes - o Data is allocated with optimal alignment, starting at the beginning of a page - Assume leading zeros can be removed from numbers (e.g., 0x06 == 0x6). ## Good luck! ## Part 1: Straight-forward True/False [1 point each] Designate if the statement is True (a) or False (b). - 1) An **operating system** is defined as hardware that converts software into a useful form for applications. - 2) Examples of **resources** that the OS must manage include CPU, memory, and disk. - 3) The **abstraction** that the OS provides for the CPU is a virtual address space. - 4) A **process** is defined as an execution stream (or thread of control) in the context of a process state. - 5) The **address space** of a process is part of its process state. - 6) A process is identical to a **program**. - 7) A process is identical to a **thread**. - 8) Two processes reading from the **same virtual address** will access the same contents. - 9) A modern OS virtualizes a single CPU with **time-sharing**. - 10) Entering a system call involves changing from user mode to kernel mode. - 11) When a user-level process wishes to call a function inside the kernel, it directly jumps to the desired function. - 12) An example of a **mechanism** inside the OS is the process **dispatcher**. - 13) Cooperative multi-tasking requires hardware support for a timer interrupt. - 14) A timer tick is identical to a **time slice.** - 15) PCB stands for process control base. - 16) On a uniprocessor system, there may only be one **ready** process at any point in time. - 17) A **FIFO scheduler** schedules ready processes according to their arrival time. - 18) The **convoy effect** occurs when high priority jobs must wait for lower priority jobs. - 19) A SJF scheduler uses the past run time (i.e., cpu burst) of a job to predict future run time (i.e., cpu burst). - 20) A STCF scheduler guarantees that it will schedule the ready job with the smallest remaining cpu burst. - 21) A **RR scheduler** may preempt a previously running job. - 22) An RR scheduler tends to decrease average response time as the time-slice is decreased. - 23) The shorter the time slice, the more a RR scheduler gives similar results to a FIFO scheduler. - 24) If all jobs arrive at the same point in time, a SJF and an STCF scheduler will behave the same. - 25) If all jobs have identical run lengths, a FIFO and a SJF scheduler will behave the same. - 26) If all jobs have identical run lengths, a RR scheduler provides better average turnaround time than FIFO. - 27) A RR scheduler is guaranteed to provide the optimal average turnaround time for a workload. - 28) A SJF scheduler requires an **oracle** to predict how long each job will perform I/O in the future. - 29) With a MLFQ scheduler, compute-bound jobs are given higher priority. - 30) With a MLFQ scheduler, high priority jobs have longer time-slices than low priority jobs. - 31) With a MLFQ scheduler, jobs run to completion as long as there is not a higher priority job. - 32) The OS provides the illusion to each process that it has its own address space. - 33) The **static** portion of an address space cannot contain any data. - 34) Stacks are used for procedure call frames, which include local variables and parameters. - 35) Pointers should not reference the **heap.** - 36) An **instruction pointer register** is identical to a program counter. - 37) A modern OS virtualizes memory with **time-sharing**. - 38) A virtual address is identical to a logical address. - 39) With **dynamic relocation**, hardware dynamically translates an address on every memory access. - 40) An MMU is identical to a Memory Management Unit. - 41) The OS may not manipulate the contents of an MMU. - 42) A disadvantage of **segmentation** is that different portions of an address space cannot grow independently. - 43) A disadvantage of segmentation is that **segment tables** require a significant amount of space in memory. - With pure segmentation (and no other support), fetching and executing an instruction that performs a store from a register to memory will involve exactly **one memory reference**. - 45) Paging approaches suffer from **internal fragmentation**, which grows as the size of a page grows. - 46) A physical page is identical to a frame. - 47) The **size** of a virtual page is always identical to the size of a physical page. - 48) The **number** of virtual pages is always identical to the number of physical pages. - 49) If **8 bits** are used in a virtual address to designate an offset within a page, each page must be exactly **256 bytes**. - 50) If a physical address is 24 bits and each page is 4KB, the top 10 bits exactly designate the physical page number. - 51) If a virtual address is 16 bits and each page is 128B, then each address space can contain up to 512 pages. - 52) A linear page table efficiently maps physical page numbers to virtual page numbers. - 53) Given a fixed page size, the size of a linear page table increases with a larger address space. - 54) Given a constant number of bits in a virtual address, the size of a linear page table increases with larger pages. - 55) Given a 28-bit virtual address and 1KB pages, each linear page table will consume 2<sup>18</sup> bytes. - 56) Page table entries are stored in the PCB of a process when a context switch occurs. - 57) Compared to pure segmentation, a linear page table doubles the required number of memory references. - 58) A disadvantage of paging is that it is difficult to track **free** memory. - 59) A disadvantage of paging is that all pages within an address space must be allocated. - 60) A TLB is identical to a Translation Lookahead Buffer. - A TLB **caches** translations from full virtual addresses to full physical addresses. - 62) If a workload sequentially accesses 4096 4-byte integers stored on 256 byte pages, the TLB is likely to have a **miss rate** around 2<sup>-8</sup> (ignore any other memory references). - 63) If a workload **sequentially** accesses data, the TLB miss rate will decrease as the page size increases. - A workload that sequentially accesses data is likely to have good **temporal locality**, but not necessarily good **spatial locality**. - 65) **TLB reach** is defined as the number of TLB entries multiplied by the size of each TLB entry. - On a **context switch**, the TLB must be flushed to ensure that one process cannot access the memory of another process. - 67) A longer scheduling time slice is likely to decrease the overall TLB miss rate in the system. - 68) On a **TLB miss**, the desired page must be fetched from disk. - 69) With a TLB, only the outermost page table of each process needs to be accessed. - 70) If the **valid bit** is clear (equals 0) in a PTE needed for a memory access, the running process is likely to be killed by the OS. - 71) There is a separate page table for every active process in the system. - 72) An **inverted page table** is efficiently implemented in hardware. - 73) One advantage of adding segmentation to paging is that it potentially reduces the size of the page table. - 74) One advantage of adding paging to segmentation is that it reduces the amount of internal fragmentation. - 75) A single page can be **shared** across two address spaces by having each process use the same page table. - An advantage of a multi-level page table (compared to a linear page table) is that it potentially reduces the number of required memory accesses to translate an address. - 77) A **page directory** is identical to the outermost level of the page table. - 78) With a multi-level page table, the complete VPN is used as an index into the page directory. - 79) TLBs are more beneficial with multi-level page tables than with linear (single-level) page tables. - 80) Given a 2-level page table (and no TLB), exactly 2 memory accesses are needed to fetch an instruction. - 81) With a multi-level page table, hardware must understand the format of PTEs. - 82) In the **memory hierarchy**, a backing store is faster than the memory layer above that uses that backing store. - 83) If the **present bit** is clear in a needed PTE, then the running process is likely to be killed by the OS. - 84) A page fault is identical to a page miss. - 85) When the **dirty bit** is set in a PTE, the contents of the TLB entry do not match the contents in the page table. - 86) The OS can run a single process whose allocated address space exceeds the amount of physical memory available in the system. - 87) The OS can run multiple processes whose total allocated address space exceeds the amount of physical memory available in the system. - 88) When a page fault occurs, it is less expensive to replace a clean page than a dirty page. - 89) When a page fault occurs, the **present** bit of the victim page (i.e., the page chosen for replacement) will be cleared by the OS. - 90) A TLB miss is usually faster to handle than a page miss. - 91) **Demand paging** is identical to **anticipatory paging**. - 92) **Prefetching** of pages helps sequential workloads to avoid page misses. - 93) LRU is an example of a mechanism for determining which page should be replaced from memory. - 94) The **OPT** replacement policy replaces the page that is used the least often in the future. - 95) LRU always performs as well or better than FIFO. - 96) OPT always performs as well or better than FIFO. - 97) LRU with N+1 pages of memory always performs as well or better than LRU with N pages of memory. - 98) FIFO with N+1 pages of memory always performs as well or better than FIFO with N pages of memory. - 99) LRU-K and 2Q use both how recently and how frequently a page has been accessed to determine which page should be replaced. - 100) The **clock** policy replaces the least-recently-used page belonging to any process in the system. ## Part 2: Multiple-Choice Questions [4 points each] Assume three jobs arrive at approximately the same time, but Job A arrives slightly before Job B, and Job B arrives slightly before job C. Job A requires 2 sec of CPU, Job B is 8 secs, and Job C is 7 secs. Assume a time-slice of 1 sec. - 101) Given a FIFO scheduler, what is the **turnaround time** of job B? - a. 0 seconds - b. 2 seconds - c. 8 seconds - d. 10 seconds - e. None of the above - 102) Given a FIFO scheduler, what is the average response time of the three jobs? - a. 1 second - b. 2 seconds - c. 4 seconds - d. 9.67 seconds - e. None of the above - 103) Given a RR scheduler, what is the **turnaround time** of job B? - a. 1 second - b. 4 seconds - c. 16 seconds - d. 17 seconds - e. None of the above - 104) Given a RR scheduler, what is the average response time of the three jobs? - a. 1 second - b. 2 seconds - c. 3 seconds - d. 12.33 seconds - e. None of the above - 105) Given a SJF scheduler, what is the **turnaround time** of job B? - a. 2 seconds - b. 9 seconds - c. 16 seconds - d. 17 seconds - e. None of the above - 106) Given a SJF scheduler, what is the average response time of the three jobs? - a. 2 seconds - b. 3.67 seconds - c. 9 seconds - d. 9.33 seconds - e. None of the above Assume the OS schedules a workload containing three jobs with the following characteristics: | Job | Arrival Time | CPU burst | |-----|--------------|-----------| | A | 0 | 10 | | В | 5 | 8 | | С | 12 | 2 | - 107) Which scheduler minimizes the completion time of the entire workload? - a. FIFO - b. RR - c. SJF - d. STCF - e. None of the above - 108) Given a STCF scheduler, what is the **response time** for job B? - a. 5 seconds - b. 7 seconds - c. 10 seconds - d. 20 seconds - e. None of the above - 109) Given a STCF scheduler, what is the **response time** for job C? - a. 0 seconds - b. 2 seconds - c. 12 seconds - d. 14 seconds - e. None of the above Assume you have an architecture with 1KB address spaces and 16KB of physical memory. Assume you are performing dynamic relocation with a base-and-bounds register. The base register contains 0x0000037d (decimal 893) and the bounds register contains 506 (decimal). Translate each of the following virtual addresses into physical addresses. - 110) Virtual address 0x02e7 (decimal: 743) is physical address: - a. 0x000025d0 (decimal: 9680) - b. 0x00002581 (decimal: 9601) - c. 0x00003bc7 (decimal: 15303) - d. Segmentation Violation - e. None of the above - 111) Virtual address 0x01ef (decimal: 495) is physical address: - a. 0x0000056c (decimal: 1388) - b. 0x00000e93 (decimal: 3731) - c. 0x00000d54 (decimal: 3412) - d. Segmentation Violation - e. None of the above - 112) Virtual address: 0x01a0 (decimal: 416) is physical address: - a. 0x00000c05 (decimal: 3077) - b. 0x0000051d (decimal: 1309) - c. 0x0000051e (decimal: 1310) - d. Segmentation Violation - e. None of the above Assume dynamic relocation is performed with a **linear page table**. Assume the address space size is 16KB, phys mem size is 64KB, and page size is 256 bytes. In a PTE, the high-order bit is the VALID bit. If the bit is 1, the rest of the entry is the PFN. If the bit is 0, the page is not valid. The following are the contents of the page table (from entry 0 down to the max size): 0x80000007 0x80000051 0x00000000 0x000000000x800000a1 0x800000d10x00000000 0x800000180x80000075 0x800000c2 0x8000000f 0x8000002c 0x80000015 0x8000004b 0x800000f1 0x8000006d 0x800000b0 0x800000d8 0x80000041 0x800000a5 0x800000ac 0x8000006f 0x8000002a 0x800000c7 0x800000e6 0x800000730x00000000 0x000000000x000000000x000000000x800000ea 0x800000e9 0x800000d0 0x800000f8 0x000000000x80000054 0x800000ce 0x800000c5 0x80000060 0x800000ac 0x800000870x800000b6 0x800000c6 0x00000000 0x8000004d 0x80000052 0x800000410x80000038 0x8000004e 0x80000055 0x800000e3 0x00000000 0x000000000x80000007 0x8000000d 0x8000006a 0x80000040 0x80000039 0x800000af 0x00000000 $0 \times 000000000$ 0x80000065 0x80000093 0x800000c0 - 113) Virtual Address 0x175e is physical address: - a. 0x775e - b. 0xc75e - c. 0xd85e - d. Invalid - e. None of the above - 114) Virtual address 0x1940 is physical address: - a. 0x7340 - b. 0xa540 - c. 0x51940 - d. Invalid - e. None of the above - 115) Virtual address 0x3b1e is physical address: - a. 0x7b1e - b. 0x0ble - c. 0x00le - d. Invalid - e. None of the above Assume dynamic relocation is performed with a **two-level page table** with no TLB. Assume the page size is an unrealistically-small 32 bytes, the virtual address space for the current process is 1024 pages, or 32 KB, and physical memory consists of 128 pages. Thus, a virtual address needs 15 bits (5 for the offset, 10 for the VPN) and a physical address requires 12 bits (5 offset, 7 for the PFN). The upper five bits of a virtual address are used to index into a page directory; the page directory entry (PDE), if valid, points to a page of the page table. Each page table page holds 32 page-table entries (PTEs). Each PTE, if valid, holds the desired translation (physical frame number, or PFN) of the virtual page in question. The format of an 8-bit PTE is VALID | PFN6 ... PFN0. You also know that the PDBR points to page 51 (decimal) and the contents of memory are as follows: ``` page page ec 7f 7f 7f 7f 7f 7f 7f 7f 7f e3 7f page 2: 7f ca 7f 7f 06 la 0d le 01 03 08 Of 09 08 0c 3: 07 19 19 0d 19 10 1d 0c 07 12 0d 01 1b 02 0e page 19 0e 1a 1a 12 10 page 4: 0e 03 17 06 05 0d 02 1c 1a 02 07 19 17 10 14 0d 12 13 17 1e 10 04 17 le 10 1c 5: 05 01 06 03 Of 07 1d 0a 07 11 19 10 09 14 1e 10 19 13 80 11 0d 0b 1c 0c 11 10 16 0c 18 00 1a 11 page 7f page 6: 7f 7f 7f 7f 7f 7f 7f bf dc 7f 7f e6 7f 7f 7f 7 f 7f 7f 7 f 7 f 7: 1b 03 1c 0d 10 17 1a 03 12 07 0a 1e 1d 17 01 06 12 06 10 00 0e 0e page 05 1d 17 19 0a 1b 07 00 0e 05 15 1c 11 01 00 10 0b 1b 01 12 0d 1d 14 09 1e 1b 00 0c 1e 04 8: 0c 10 03 1b 18 1e 14 1d 16 07 02 1b page page 9: 19 06 0d 0d 16 11 16 1d 14 00 1e 0b 0c 09 1a 0b 01 0d 06 0d 00 18 1b 13 0c 0.4 06 13 01 0d 1b 10: 12 12 1c 14 05 10 1d 19 16 07 0d 12 03 0c 0d 0b 17 80 0f page 1d 12 10 16 15 11 0b 11 1c 0c 14 7f 7f 11: 7f 7f 7f 7f 7f 7f 9a 7f 7f 7f 7f 7f 7f 7f c5 7f 7 f 7f page page 12: 05 05 04 06 11 17 18 1a 03 19 05 02 08 12 01 06 0c 19 0c 0c 0b 02 1b 1c 16 0c 0d 09 13: Of 1c 0e 04 04 1d 15 0a 0f 1b 0d 06 19 12 0f 05 13 10 08 le 0f 13 12 05 01 lb 0a 0d 06 12 17 0b page 14: 00 19 09 0a 01 14 07 10 0a 0a 01 0a 1c 1d 1c 1a 19 13 12 16 1d 12 11 16 1a 10 00 0a 03 01 10 12 page 15: 07 1b 1a 1b 0a 1a 0b 10 13 09 07 18 18 09 08 le 0d 19 0b 0a 05 1d 17 0b 12 01 0c 0c 09 1b 16 page 17 1d 10 10 04 0c 11 08 0d 0b 19 0a 1b 07 14 Of 09 18 1e 03 19 page 16: 14 1e 04 1e 14 02 0b 1d 1d 1c 0b 00 17: 07 0f 08 02 14 0f 1e 03 17 15 0c 06 03 02 10 13 02 11 08 19 08 12 10 11 11 19 0.0 09 01 01 0e page 7f 90 8c 7f 7f 7f c3 7f 7f a8 84 7f с8 7f 8d page 19: 1b 09 06 05 15 13 1d 1a 0e 14 00 19 03 19 11 1b 17 0a 0d 16 05 00 1d 02 19 05 10 14 0b 09 11 14 page 07 00 08 1a 16 07 20: 15 14 13 09 03 13 17 11 1e 1b 0c 10 04 0b 19 1c 0b 19 0e 10 03 08 04 00 0d page 17 21: 00 0b 14 1b 12 02 06 0f 07 04 04 18 0a 1a 1d 0a 14 06 80 06 Of 03 19 15 03 08 07 1d 1b 06 13 17 page 22: 17 07 0b 15 10 1d 0f 0d 13 06 1b 0b 0c 15 04 14 1a 0a 1d 10 18 0e 0c 08 00 06 1e 10 0e 1b 12 1e page 23: 01 04 1d 12 1b 02 06 16 05 04 0a 06 0f 0e 0b 10 07 15 1b 12 10 09 1b 1b 10 06 page 07 0a 14 1d 7f fb 7f 7f 7f 7f 7f 89 7f 7f 7f 7f 7f 88 7f 7f 7f f8 7f fa 7f 7f 7f 7f 7f 7f 7f 7f page 25: 7f 87 9e 7f page page 26: 04 03 12 03 1d 09 13 01 11 0a 1d 14 14 04 05 18 11 17 02 14 13 18 15 07 09 10 1c 11 07 1d 01 15 27: 04 18 12 1d 14 01 00 0e 19 02 0d 02 09 00 0a 10 06 18 01 06 07 0c 17 0a 15 1c 04 page 1e 1a 28: 14 12 14 07 1c 12 03 06 1a 0e 0f 0a 0f 08 1e 10 14 07 06 1b 07 12 0d 0f 0c 1d 00 03 07 11 15 0f page 0b 0b 09 0b 10 18 00 05 06 13 17 02 00 03 0d 15 page 29: 19 1e 0b 0d 1b 17 1c 08 16 19 08 07 1c 06 0a 03 30: 07 0d 03 12 19 05 13 15 09 0b 04 13 1e 18 06 0d 0f 08 1d 1b 0d 07 17 10 16 1b 1e 18 06 05 page page page 32: 1b 1b 0a 09 1d 1b 05 03 0c 18 0c 08 00 0a 01 09 00 05 0f 0b 1b 0f 05 05 0b 19 05 1c 0f 04 10 08 33: 06 14 16 07 15 0c 00 0c 01 06 06 0b 17 0d 19 1b 1b 19 0f 0c 18 01 17 1a 00 04 1e 11 18 0a 1b page 34: 1a 00 02 00 02 02 02 16 1c 18 19 18 05 0b 01 05 06 0e 1c 0a 15 14 09 01 06 06 0f 09 14 12 03 1a page 35: 7f 7f 7f 7f 7f 7f 7f 7f 7f page 7f 7f 7f 7f 11 18 09 0b 14 1a 1c 16 05 12 02 05 0d 13 06 0d 09 03 1b 19 18 04 19 02 07 page 18 1c 37: 7f 95 7f 7f 7f 7f 7f page page 7f 39: 7f 7f 7f a2 b7 7f page 01 09 05 1d 11 1e 08 0c 1a 13 page 40: 14 06 18 1c 05 0e 15 14 01 11 06 03 1e 07 15 14 0d 14 1b 02 17 12 41: 17 0d 07 15 1a 0d 0b 08 10 04 02 14 04 15 12 17 0a 1c 01 02 10 07 01 0e 1b 0c 0d 19 1a 05 page 0d 42: 11 10 13 12 0c 05 12 01 01 0a 07 17 04 15 0c 18 03 05 80 0b 11 06 11 15 14 19 15 page 1c 04 1d 07 1d 19 08 13 06 43: 02 0b 08 06 1d 0b 1b 1a 04 12 06 04 07 18 13 11 08 16 1e 0d 0e 12 16 page 44: 19 03 07 19 07 0c 12 1c 1c 0c 0f 10 09 15 01 14 01 09 09 17 06 0c 0e 01 14 05 02 1d 1c 0f 07 Od page 0b page 19 06 00 06 0c 05 15 13 06 80 08 1a 11 14 1d 16 06 09 0c 0d 16 02 0b 1b 1b 19 10 46: 09 16 08 1a 13 1e 08 0b 0a 12 0c 1e 02 1e 05 17 01 10 16 1b 07 1c 0a 06 18 07 13 0b 11 07 07 page 47: 7f 7f 7f 7f d9 7f 7f 7f 7f 7f 7f 91 7f 7f 7f 7f 7f e8 7f 7f 7f 7f 7f 7f page 7f 7f 7f 7f 00 48: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 page 0.0 00 00 00 00 page page 50: 04 1d 1b 19 09 03 0d 02 0a 12 09 0a 0a 19 01 19 12 10 15 00 1a 08 0c 0f 1b 07 10 1e 06 14 05 11 51: cd a6 d2 7f a3 d4 9f c4 c0 98 99 f5 af 92 80 dd 81 cb b9 7f 86 82 d7 d6 c9 С6 ef a5 b8 ea a7 page 52: 13 02 0c 15 03 07 16 19 15 15 0b 19 0b 0a 06 0f 0a 0b 16 09 0.5 04 13 0.4 b0 16 page 1b 1 e 1e 14 53: 16 1c 15 1b 0b 09 11 11 0a 0c 0e 01 1b 16 13 03 0b 0b 10 10 1a 0e 05 16 1c 1d 15 04 01 08 page 54: 13 0d 1e 1d 12 0b 80 08 19 1a 16 0a 16 10 05 80 18 0c 17 13 1c 11 10 12 16 06 1d 12 10 page 55: 10 00 01 1e 08 10 1e 13 05 1c 0f 1b 1c 10 1a 16 03 02 09 1a 02 1b 09 15 16 0a 18 10 0d 1a 16 19 page page 57: 7f 7f 7f 7f 7f 7f 7f ab 7f ac 7f 7f 8f 7f f2 7f 7f 7f 7f 7f 7f page 58: 1c 0c 00 1d 06 0e 12 1b 0b 0d 06 1d 1d 1d 14 00 0e 17 16 01 13 05 09 0a 0d 11 09 1b 02 19 17 1a 14 page 59: 1a 13 16 05 11 15 01 0c 14 04 1d 06 03 15 1e 17 10 0a 06 01 06 13 07 1e 04 07 0c 1d 0a 05 16 02 page ``` ``` 60: 16 04 1c 17 0a 1a 07 03 09 0a 02 1a 1b 1e 08 13 0e 0d 12 17 06 10 1b 15 1d 01 0a 05 07 0e 10 12 61: 11 16 01 12 02 10 06 16 0e 03 0f 0e 16 1b 1e 1e 01 10 0c 19 07 1c 04 04 07 0a 19 0b 11 1a 02 0f page page 62: 06 09 0d 14 09 02 0e 0d 0e 0b 0d 0d 09 0e 11 05 0e 19 0f 0a 01 0b 13 0b 1e 1c 04 15 05 00 1d 0e 63: 01 0d 12 05 04 14 15 10 0b 11 04 07 03 0d 0c 11 14 0b 01 16 16 1d 1e 0c 0f 1c 06 04 0f 12 08 05 page 65: 07 17 1d 07 02 0b 16 0b 12 10 17 1c 05 0c 0b 05 09 08 0d 1e 11 0f 0d 05 14 1d 14 0d 19 06 0a 08 page page 66: 17 17 04 0e 0d 09 12 05 17 01 1e 14 16 17 0c 0f 15 1c 1b 0e 0f 05 17 0d 0c 06 14 0e 03 07 0b 12 67: 0b 0c 04 19 03 12 01 1d 0d 09 15 0b 01 07 07 00 1e 18 1b 1a 0d 0d 06 19 0c 08 0e 18 06 1e 0c 10 page page page 69: 0a 18 16 09 08 10 02 04 0c le 1d 01 16 14 13 1d le 10 14 1a 04 0e 1c 00 0b 09 05 0d 0b 07 1d 1b page page 71: 05 0a 1d 15 16 09 14 0a 06 04 05 02 0c 1a 10 0b 13 1c 08 1c 1e 0a 01 15 1c 0b 09 07 03 14 08 1c 72: 00 06 1b 05 09 1e 07 11 0d 00 13 0f 1d 1e 02 12 0a 04 1c 02 0f 07 11 06 1a 0d 06 18 04 16 07 1a page page 74: 18 06 14 1e 00 0d 1d 08 19 19 15 1e 15 03 1a 17 0b 02 08 10 07 1e 04 08 03 17 19 07 0c 1b 12 06 page page page 76: 12 0d 03 10 12 12 1b 11 0b 11 16 0c 19 16 18 01 13 0b 12 01 0c 0f 12 09 00 00 16 19 19 0d 0b 1a page 78: 03 15 15 0b 08 10 0d 0c 0e 1c 0b 00 00 0b 05 18 1c 0d 1b 11 1d 0e 1a 1b 03 10 06 18 13 09 14 1e page 79: 0d 00 17 02 0b 16 08 17 1b 15 0d 1c 09 1e 12 10 1b 03 08 18 02 1c 0e 0f 1e 02 00 11 13 1a 05 1b page page 81: 17 la 07 la 0a 0c 03 10 00 09 14 17 05 18 0d 06 17 16 0e 10 13 13 17 17 06 00 03 09 11 1d 0c 0b page page 83: la 10 07 10 15 0d 10 02 07 17 0a 05 18 00 01 01 05 01 09 08 1c 07 11 09 16 03 0a 04 09 08 0e 1d page page page 85: 1d 0d 1d 09 08 0f 1c 1b 08 1c 04 0a 10 00 19 17 17 18 18 11 1d 19 09 0a 02 1a 03 04 13 13 0f 0a page page page 88: 00 0a 19 10 06 0c 14 05 07 1a 0c 0c 1e 1d 09 00 05 1e 15 07 1c 1b 16 00 10 06 07 0c 0c 1b 0b 05 page 89: 1a 00 1c 1b 0c 15 00 09 16 1d 09 06 12 15 0e 0f 08 1b 0b 0f 02 02 0d 00 12 18 1c 0c 07 05 1e 0e page page 91: 10 15 02 1e 15 10 11 0a 0b 0e 17 04 00 19 19 02 12 0b 0b 15 10 08 1e 14 06 14 01 0c 05 02 13 19 92: 0b 14 03 00 18 04 0f 0a 0d 1a 18 16 1a 1a 17 02 11 05 1b 17 19 10 0c 0a 1d 1b 04 02 14 08 10 13 page page page 94: 0a 0f 0a 19 15 1c 0f 0e 09 08 1b 0b 1b 1a 1c 11 17 1e 0e 0e 1e 04 0d 17 1d 04 0a 0c 01 00 06 13 page 96: 0c 0c 19 17 00 09 09 08 03 0e 0e 13 0c 18 16 1c 00 19 1e 0f 10 1c 09 19 0e 1a 16 0e 04 08 13 0a page 97: 05 1a 16 13 17 12 0a 01 0a 13 05 05 03 0f 1d 16 00 0b 15 03 18 07 0d 18 1b 02 19 1b 19 17 0b 09 98: 0d 0f 13 0e 04 0a 03 0f 13 12 02 11 18 11 0a 18 0c 18 00 02 0e 02 06 1c 18 09 03 16 15 05 11 13 page 99: 12 Oc 17 Od Oe Ob Of Of O7 15 1c OO 1e 19 1e Oc O5 Of 1c O6 19 17 11 14 1d 11 1a 1c 14 11 1c O6 page page 100: 12 0a 07 07 09 02 03 01 0a 1c 0a 1a 05 16 1d 06 12 16 00 00 0d 08 0b 10 18 07 1a 08 14 1b 03 1d page 101: 07 04 1c 1a 18 15 0f 18 1b 1b 03 07 08 13 00 19 1b 07 07 19 0e 06 0e 03 16 10 0d 1c 1a 06 0b 0e page 102: 01 0a 06 07 01 03 0e 1e 0d 01 1a 11 11 0d 00 02 0b 1c 00 0c 01 15 05 07 02 00 0b 13 04 1d 1c 1b page 103: 07 09 17 02 0d 1d 07 0f 1c 1b 18 10 1c 07 1b 0c 14 12 08 15 12 1e 14 0d 0b 1b 0a 14 15 1d 05 14 page 104: 1c 01 00 04 0f 16 03 03 01 0b 0d 16 10 18 10 07 08 11 05 13 11 17 0d 1d 1d 15 05 1e 12 04 08 18 page 105: 17 00 0a 03 06 0b 09 1c 1b 13 0a 0b 1b 02 0c 02 13 0f 11 03 0a 05 1d 0e 02 05 0e 09 12 1c 0d 12 page 107: 0f 18 1a 1b 08 1c 18 11 05 19 18 1d 15 0f 09 11 0d 1b 0a 10 16 1d 0e 03 1e 10 01 0f 15 15 0c 01 page 108: 1d 17 13 08 02 0c 0f 11 05 0b 04 00 0f 0e 12 0d 14 1d 0c 12 10 0f 00 02 11 12 0b 0a 03 15 13 03 page 109: 12 le 0f 1c 05 1b 10 03 12 09 00 02 00 0d 19 12 14 03 13 0d 03 0e 19 14 18 00 08 le 01 05 0c 02 page 112: 09 11 05 16 06 15 18 12 08 19 1d 00 18 18 18 10 04 0b 15 14 02 00 03 18 00 02 02 01 03 18 1e 19 page 113: 1b 1d 1c 1a 16 1d 06 04 19 1d 10 10 13 15 0d 03 05 0d 03 01 12 1d 0c 18 11 0d 11 1e 03 11 08 12 page 114: 17 04 0e 07 0b 0b 02 0f 06 10 10 0d 1b 10 14 1d 0d 1a 0c 00 06 07 14 05 14 09 14 1c 14 15 12 11 page 115: 13 14 17 1b 03 07 00 0a 14 0b 12 1e 0d 12 10 0e 03 0c 18 17 1b 1b 1a 0c 1e 0a 0a 05 07 15 18 01 page 116: 02 0e 18 15 03 0c 09 06 07 19 11 18 0c 1a 00 0a 05 08 16 05 1b 11 1b 00 01 01 1e 0e 01 08 0a 08 page 118: 03 10 09 12 00 01 0b 08 17 02 04 14 15 1d 15 06 08 17 0f 00 11 0c 15 00 11 1c 10 0c 05 04 0d 0c page 119: 1c 08 19 0b 05 14 0a 09 13 14 00 00 10 02 03 1c 1d 16 1c 15 1c 00 0b 0b 0a 08 09 17 1d 1c 0c 12 page 120: 08 08 0f 13 12 0e 0e 1e 1e 03 0f 06 05 0f 06 0e 1c 13 0f 14 1c 13 0b 07 12 07 1b 0c 16 09 1a 1d page 121: 09 17 1e 18 0c 05 0e 03 04 0d 1a 15 0c 1d 05 07 08 11 1b 0b 19 1d 0e 1b 1b 0e 05 02 07 0e 00 0a page 122: 0d 1a 03 05 02 0e 0e 01 11 12 15 12 01 01 0f 07 09 15 15 0a 19 03 03 05 1b 11 14 00 11 1a 0f 16 page 123: 0d 1d 06 04 17 11 03 0f 07 09 1d 1e 16 05 07 17 10 0e 09 1d 07 0c 03 1c 14 04 18 1d 0e 15 10 18 page 124: 0d 0f 1d 14 1e 0d 1b 0d 08 1d 13 04 11 15 04 0e 0d 05 15 0f 12 10 13 18 0f 1d 1b 0e 03 0f 0b 1b page 125: 02 19 16 1c 0d 13 17 0f 16 06 01 06 1e 0d 1b 1e 1c 11 08 12 17 16 01 01 07 0c 0b 17 17 08 0a page 127: 0b 1e 0b 05 12 07 0a 14 15 13 08 05 04 03 1d 0a 0c 04 1a 03 13 04 17 1d 13 04 08 1d 08 02 13 07 ``` | 116) | When accessing virtual address 0x3457, what will be the first page accessed (decimal)? | | | |------|----------------------------------------------------------------------------------------|--|--| | , | a. 3 | | | | | b. 51 | | | | | c. 54 | | | | | d. 64 | | | | | e. Error or None of the above | | | | 117) | What contents (i.e., value) will be read on the first access (hexademical)? | | | | | a. 0x0d | | | | | b. 0x7f | | | | | c. 0x92 | | | | | d. 0xaf | | | | | e. Error or None of the above | | | | 118) | What will be the second page accessed (hex)? | | | | | a. 0x0a | | | | | b. 0x0c | | | | | c. 0x1e | | | | | d. 0x92 | | | | | e. Error or None of the above | | | | 119) | What is the corresponding final physical address? | | | | | a. 0x197 | | | | | b. 0x457 | | | | | c. 0x477 | | | | | d. 0x497 | | | | | e. Error or None of the above | | | | 120) | What contents (i.e., value) will be read from the final physical address? | | | | | a. 0x05 | | | | | b. 0x07 | | | | | c. 0x1c | | | | | d. 0x1d | | | | | e. Error or None of the above | | | | 121) | When accessing Virtual Address 0x5830 what will be the first page accessed (decimal)? | | | | | a. 51 | | | | | b. 54 | | | | | c. 58 | | | | | d. 59 | | | | | e. Error or None of the above | | | | | | | | | access s | stream o | f virtual pages: | |----------|----------|--------------------------------------------------------------------| | Access: | 8 | | | Access: | 7 | | | Access: | 4 | | | Access: | 2 | | | Access: | 5 | | | Access: | 4 | | | Access: | 7 | | | Access: | 3 | | | Access: | 4 | | | Access: | 5 | | | Access: | 9 | | | Access: | 5 | | | Access: | 2 | | | Access: | 7 | | | Access: | 6 | | | Access: | 2 | | | Access: | 9 | | | Access: | 9 | | | 122) | If the O | S uses the OPT replacement policy, how many misses will it incur? | | , | a. | 8 | | | b. | 9 | | | c. | 10 | | | d. | 11 | | | e. | None of the above | | 123) | If the O | S uses the FIFO replacement policy, how many misses will it incur? | | | a. | 8 | | | b. | 9 | | | c. | 10 | | | d. | 11 | | | e. | None of the above | | 124) | If the O | S uses the LRU replacement policy, how many misses will it incur? | | | a. | 8 | | | | | Assume the OS is performing page replacement on only 4 pages of physical memory. Assume the following Congratulations on finishing a very long and detailed exam... c. 10 d. 11 e. None of the above