In Computer Architecture, We Don't Change the Questions, We Change the Answers Mark D. Hill, University of Wisconsin-Madison

**Abstract:** When I was a new professor in the late 1980s, my senior colleague Jim Goodman told me, "On the computer architecture PhD qualifying exam, we don't change the questions, we only change the answers." More generally, I now augment this to say, *"In computer architecture, we don't change the questions, application and technology innovations change the answers, and it's our job to recognize those changes."* Eternal questions this talk will sample are how best to do the following interacting factors: compute, memory, storage, interconnect/networking, security, power, cooling and one more. The talk will not provide the answers but leave that as an audience exercise.

**Biography:** Mark D. Hill is the Gene M. Amdahl and John P. Morgridge Professor Emeritus of Computer Sciences at the University of Wisconsin-Madison (http://www.cs.wisc.edu/~markhill), following his 1988-2020 service in Computer Sciences and Electrical and Computer Engineering. His research interests include parallel-computer system design, memory system design, and computer simulation. Hill's work is highly collaborative with over 170 co-authors. He received the 2019 Eckert-Mauchly Award and is a fellow of AAAS, ACM, and IEEE. He served on the Computing Community Consortium (CCC) 2013-21 including as CCC Chair 2018-20, Computing Research Association (CRA) Board of Directors 2018-20, and Wisconsin Computer Sciences Department Chair 2014-2017. Hill was Partner Hardware Architect at Microsoft (2020-2024) where he led software-hardware some pathfinding for Azure. Hill has a PhD in computer science from the University of California, Berkeley.



# In Computer Architecture, We Don't Change the Questions, We Change the Answers

Mark D. Hill

**University of Wisconsin-Madison Professor Emeritus** 

@ Multiple Locations in the People's Republic of China, October 2024

# **Computer Architecture: Big Picture of Computer Hardware**

Components





Gates  $\rightarrow$  ALU  $\rightarrow$  Functional Block  $\rightarrow$  Core  $\rightarrow$  SoC  $\rightarrow$  Server  $\rightarrow$  Data Center



## Computer Architects: Components → Systems



#### 12/2020 – 03/2024: Hardware-software pathfinding for Azure

(C) Mark D. Hill

# A View of Computing's "Stack" Problem & Algorithms **Applications DBMSs & Middleware Runtime & Compiler Operating System**

(Micro) Architecture Hardware Materials & Fabrication



As technology scaling slows, dramatic perf/cost gains needed will require layer experts to work together!

#### Hitting the power wall

Microprocessor engineering, log scale



The Economist, Technology Quarterly: Chipmaking, 21 September 2024



# New Assistant Professor [1988]

# Mark Hill:

How do we update questions for the computer architecture PhD qualifying exam?

Jim Goodman: We don't change the questions. We change the answers.



# **My Current View**

In computer architecture,

We don't change the questions



# Applications & technology innovations change the answers It's our job to recognize those changes

E.g., Single Instruction Multiple Data (SIMD): 1960s  $\rightarrow$  GP-GPUs This talk discusses these eternal questions; answers TBD by you!

### Computer Architecture's Eternal Questions & Outline

How best to do these interacting factors:

- 1. Compute (longest)
- 2. Memory (longer)
- 3. Interconnect/networking
- 4. Storage
- 5. Security
- 6. Power
- 7. Cooling
- 8. \*Bonus new question\*



## Compute: Accelerators, e.g., Deep Learning

End of Dennard scaling & rise of demanding apps ->

- Accelerator is a hardware component that executes a targeted computation class faster & usually with (much) less energy.
- Esp. Deep Neural Network Machine Learning



Nvidia Grace-Hopper

**Google Tensor Processing Unit** 

**Cerebras Wafer Scale Engine** 

# **Compute: Accelerators, Deep Learning Co-design**

E.g. Co-Design for Deep Learning via Number Representation

## Microsoft FP → Microscaling Formats (MX)

- Mantissa really small
- Multiple values share exponent
- MSFP-12: (8 + 16\*4)/16 = 4.5 bits/value
- Requires co-design



2020: <u>https://www.microsoft.com/en-us/research/blog/a-microsoft-custom-data-type-for-efficient-inference/</u> 2023: <u>https://www.opencompute.org/blog/amd-arm-intel-meta-microsoft-nvidia-and-qualcomm-standardize-next-generation-</u> <sup>(CO</sup><u>marrow-precision-data-formats-for-ai</u>

# **Generative Al**

(C0 Mark D. H

Amazing opportunity: sum >> parts

- Foundation models == means
- Customer value provided by other apps
  - Doing now: make tedious work  $\rightarrow$  faster
  - Pot of gold: near impossible → practical
  - Expect bumps: Gartner Hype Cycle (next slide)



- Massive special clusters for foundational AI training: GPUs, TPUs, ...
- Growing incremental training. How & where?
- Exploding inference: wearable, phone, laptop, edge, AND Cloud
- How to structure AI & GP software and hardware?
- In Cloud, AI clusters will consume massive power → less for GP

New use cases are paramount, & More efficiency  $\rightarrow$  Enables providing value to more people in more ways (see Jevon's Paradox)

#### Hype Cycle for Artificial Intelligence, 2023





## **Compute: Accelerator-Level Parallelism**



2019 Apple A12 w/ 42 Accelerators

#### **Deploy Many Accelerators**

#### Use several concurrently

- CPUs: control plane
- Accelerator: data plane

How program, schedule, communicate, co-design?

https://cacm.acm.org/magazines/2021/12/ 256949-accelerator-level-parallelism

# Where to Accelerate?

1st target existing accelerators

- Data movers & encryption
- Ubiquitous SmartNICs
- Disaggregated GPU/TPUs

### Remember

- Amdahl's Law
- Data granularity

#### Dedicated accelerators need:

- NRE & design time
- Must provision "right"



# New Opportunity: Compute eXpress Link (CXL)



#### Emerging Opportunity: Universal Chiplet Interconnect Express (UCIe)

Due to Moore's Law Challenges

- Monolithic chip  $\rightarrow$  several "chiplets"
- Fast Silicon interconnect
- Currently company proprietary

**Emerging UCIe Standard** 

- Make package like a "board"
- Standardized protocol among chiplets (physical/electrical/link/transport)
- Get closer: PCIe > CXL > UCIe
- Mix/match chiplets from different technologies/companies
- <u>https://doi.org/10.1038/s41928-024-01126-y</u>

#### 2D then 2.5D then 3D. Why 3D?





#### Don't believe the label

Semiconductors, nanometres

Log scale 1,000

Why? 2D scaling slowing 2D then 2.5D then 3D

What does 3D look like?



The Economist, Technology Quarterly: Chipmaking, 21 September 2024

## Three Ways for 3D Scaling (to continue "perf" Moore's Law)







Fab 2D chips; stack with TSVs (high BW memory) Works; expensive Fab "Decks" that stack 3D (Intel Optane) Tricky; medium cost

Fab real 3D circuits (NAND FLASH) Holy Grail but difficult

### Computer Architecture's Eternal Questions & Outline

How best to do these interacting factors:

- **1. Compute (longest)**
- 2. Memory (longer)
- 3. Interconnect/networking
- 4. Storage
- 5. Security
- 6. Power
- 7. Cooling
- 8. \*Bonus new question\*



# Memory: Vast, Fast, Synchronous DDR -> Untenable



Advanced 1T DRAM Cells

DDR DRAM price not scaling → poor 2D scaling
 → With DDR only, future cores/socket growth slows

Force Response: Two-Tier Memory (c.f., Multicore)



# **CXL Type 3 enables two-level memory**

Extended Memory w/ What Tier 2 tech?

- DDR5
- Reused DDR4 (green & save money?)
- Emerging Memory Technologies

## How manage?

- 1. Auto-HW, e.g., Intel Flat Memory Mode
- 2. Application Aware (Explicit)



# 1. Auto-Magic Extended Memory Mgmt

Intel Flat Memory Mode [HotChips'23]

- HW managed & SW transparent
- $\rightarrow$  Like a HW cache
- BUT SW sees Tier 1 + Tier 2 capacity
- $\rightarrow$  Like explicit memory

Details

- Easiest if Tier 1 == Tier 2 capacity
- Memory access to Tier 1; swap 64 bytes on miss
- HW logically has "swap" bit per line
- Like a direct-mapped cache (behind SoC caches)

See: Managing Memory Tiers with CXL ... [OSDI 2024]



#### USAGES

- Memory BW expansion
- Memory capacity expansion
- Storage Class Memory

# 2. Explicit Extended Two-Tier Memory Mgmt

Applicable to important apps that care about performance E.g., Relational DBMS buffer pool



However, improving existing apps is playing **defense**. What about playing **offense** with new CXL opportunities?

# After CXL extended memory: Pooling & Sharing

- Many-socket HW coherence support withering. What about analytic databases?
- CXL Opportunity
- Connect several sockets to same CXL memory
- 1. Pooling: dynamic region accessed by one socket
- 2. Structured Sharing with limited HW coherence
  (Complexity) (Caching & messaging?)



# Pond pooling [ASPLOS'23] <a href="https://arxiv.org/abs/2203.00241">https://arxiv.org/abs/2203.00241</a>

# Memory: Processing In Memory (PIM)

Usually, move all data to CPU(s)

PIM: Move compute to vast data in memory

• A high pain, high grain opportunity

Old idea revived by

- 1. Conventional compute's energy problems
- 2. Important apps: Deep Learning & Recommendation
- 3. Attention from serious memory vendors

Alternatives: Processing {In, Near} Memory

Hardware Architecture and Software Stack for PIM Based on Commercial DRAM Technology Sukhan Lee, et al., **Samsung**, ISCA Industrial Track, June 2021



Gokhale, Holmes, lobst [1995]

PIM requires use cases with small compute large corpus

Consider kernel  $\rightarrow$  workflow

### Computer Architecture's Eternal Questions & Outline

How best to do these interacting factors:

1. Compute (longest)

#### 2. Memory (longer)

- 3. Interconnect/networking  $\leftarrow$  CXL & UCIe
- 4. Storage
- 5. Security
- 6. Power
- 7. Cooling
- 8. \*Bonus new question\*



## Data Center Networking: Main & Specialized (e.g., AI)



Want: Inexpensive, High Bandwidth, Reliable, Low Jitter, Low latency Have: Inexpensive Ethernet & High-cost, single-source Infiniband

New Protocols: Ultra Ethernet (next slide)

New Technology

- Optics already used above top-of-rack switch (ToR)
- Evolving to replace electrical within rack then host maybe package
   First use to replace in existing systems; later enable new systems

## Ultra Ethernet (<u>https://ultraethernet.org/</u>)



Started by Alphabet, AMD, Arista, Atos, Broadcom, Cisco, HPE, Intel, Meta, Microsoft, Oracle, but more now

# Goal: Provide a high-performance low-cost Ethernet-based solution for emerging AI and other high-bandwidth low-latency workloads

Insight: Improve Ethernet by focusing

- Workloads in a data center
- Rather than arbitrary Internet

Might UE enable new apps or new communication patterns?

Targeted solutions: packet spraying, relaxed ordering, phase-aware congestion control, improved telemetry, refined software interfaces,....

Multiple switches & network interface cards (NICs) under development

#### **Storage: Mind the Gaps**



https://www.microsoft.com/en-us/research/publication/project-silica-towards-sustainable-cloud-archival-storage-in-glass/ [S0SP2023]

## **Microsoft Project Silica**

Low-cost material: fused silica (quartz glass)

- Durable media
- Electromagnetic field-proof
- Write Once Read Many (WORM) media
- No bit/media rot
- Data lifetimes > 1,000s years
- No scrubbing required!

Data can be left in place forever!

https://www.microsoft.com/en-us/research/publication/project-silicatowards-sustainable-cloud-archival-storage-in-glass/ [S0SP2023]



Media Example



# Security: Confidential Compute (CC)



### With Confidential Compute

**Cloud Providers Now:** 

(C0 Mark D.

- Your data/code is cryptographically protected from both threats
- Hard: Root of trust, attestation, inter-package comm encrypted, memory/storage w/ data/address/replay protected, ...
- Can expand markets, but correctness/efficiency challenges

CC: <u>https://queue.acm.org/detail.cfm?id=3456125</u> [ACM Queue'21] & ACM Queue Jul/Aug'23 issue OpenSource Root-of-Trust: <u>https://petri.com/microsoft-caliptra-open-source-root-of-trust/</u> Azure Sphere (IoT): <u>https://aka.ms/7properties</u>

New ideas & accelerators must be compatible with CC. E.g., accelerator or switch trusted to manage tenant crypto keys?



# **Power: IoT to Cloud Varies**

# Which apps do batch work when power plentiful to be ready for power throttling?

Wearables/IoT/Mobile: Energy (battery life)

- Save energy: Use little energy ~idle
- Add energy: E.g., harvesting

**Cloud: Constant Power** 

- Mega-datacenters pay for fixed power
- Using less power doesn't save money
- How to use constant power well?
- Intermittent, renewable power expanding
- MSFT contracts w/ Helion Fusion [5/2023]
   & Three-Mile Island Fission Plant [9/2024]





mttps://www.microsoft.com/en-us/research/uploads/prod/2020/10/Per-VM-Capping-ATC21.pdf

# Cooling



Air w/ heat sink



Microfluidics

Immersion (1 or 2 phase)

Data Centers are becoming gigantic supercomputers! How might these **interact** with computer architecture's other eternal questions?

https://news.microsoft.com/innovation-stories/datacenter-liquid-cooling/

Exploit compact access to vast compute, memory, & storage?

36

# (Bonus) Sustainability!

I said comp arch's questions don't change but George Box: *All models are wrong, but some are useful*.

#### New: Make Computing More Sustainable?

Green House Gas Emission Scopes

#### US EPA: <a href="https://www.epa.gov/ghgemissions">https://www.epa.gov/ghgemissions</a>

Microsoft seeks carbon negative by 2030, https://www.microsoft.com/en-us/corporate-responsibility/sustainability

How to reduce provisioned power

(scope 2) & Si area (scope)? 3)?

See also Harvard & Facebook/Meta HPCA 2021 (<u>https://ieeexplore.ieee.org/document/9407142/</u>) & ISCA 2022 (<u>https://dl.acm.org/doi/epdf/10.1145/3470496.3527408</u>)

(C0 Mark D. Hill





# **Computer Architecture's Eternal Questions & Outline**

How best to do these interacting factors:

- 1. Compute: accelerators, deep learning, & many
- 2. *Memory*: 2D scaling dead & processing in memory
- 3. Interconnect/network: protocols/optics
- 4. Storage: mind the gaps
- 5. Security: confidential compute
- 6. *Power*: IoT to cloud varies
- 7. *Cooling*: consider cold plate & its impact
- 8. New: *Sustainability*: whither emission scopes 1, 2, & 3?