# CS 354 Practice Exam 2

This is a practice exam. It has not been carefully edited (e.g., there may be minor errors). This practice exam is designed to be harder than the exam you will be given. You should be able to complete every question on this exam. If you feel comfortable with this practice exam you should perform well on the real exam.

Come to class Monday November 11<sup>th</sup> with any questions on this exam (or from the class). This day will be a review day.

Test details: See <u>http://pages.cs.wisc.edu/~cs354-1/exams.html</u> Nov 11th Tues 5:30 PM to 7:00 PM at Van Vleck Room B102(Section 1), Room B130(Section 2) You are allowed one (1) 8.5x11" sheet of notes (front and back)

Test topics:

- X86 functions
  - Calling convention
  - Caller vs callee registers
  - Initializing and restoring the stack
  - The call, leave, and return instructions
  - The program stack
  - Recursion in assembly
  - Stack smashing and security of the stack
- Memory hierarchy and caching
  - Relative performance of different memory technologies (SRAM, DRAM, Flash, Disk). I.e., the memory pyramid
  - Types of locality
  - Caches
    - Direct-mapped, Set-associative, Fully-associative
    - Determining the index, tag, and offset bits
    - Accessing caches
    - Hits and misses
  - Average memory access time (AMAT)
  - Writing cache conscious code, Strided access patterns
- Disks, I/O, and OS
  - Disk architecture and access time
  - Accessing files
  - Exceptions (interrupts, traps, faults, aborts)
  - Interacting with I/O devices (interrupts, DMA, etc.)
  - Privilege levels and privileged instructions
  - Re-entrant vs non-reentrant interrupts
  - o Signals

# Question 1: Cache design

Assume a cache with the following characteristics:

- 1. A block/line size of 16 bytes
- 2. An associativity of two (2-way set associative)
- 3. Eight (8) total entries

| V | Tag | Data | V | Tag | Data |
|---|-----|------|---|-----|------|
|   |     |      |   |     |      |
|   |     |      |   |     |      |
|   |     |      |   |     |      |
|   |     |      |   |     |      |

(A) Assume 16-bit addresses. Which bits correspond to the tag, index, and offset?

# 0000 0000 0000 0000

(B) Assume the following address stream. What is the state of the cache after the addresses have been accessed? Ignore the data that is stored/loaded. Fill in the above picture, except the data portion.

| 0xff00, | 0xff04, | 0xff1c, | 0x80a0, | 0xff10, |
|---------|---------|---------|---------|---------|
| 0x8010, | 0xff00, | 0xff04, | 0x80b0, | 0xff14  |

(C) What is the hit ratio for this address stream? (You can leave your answer as a fraction.)

# Question 2: Procedure Calls - Calling Conventions

Consider a new processor design called the x97 architecture, which has a total of 32 registers named r1 through r32 and the same instruction set as x86. The conventions for implementing procedures is much different in x97 when compared to the x86 architecture. In x97, the registers always contain the function arguments: starting with argument1 in r1, argument2 in r2, etc., with up to 16 arguments. In addition, r31 contains the return value, and r32 stores the value of the return address. The rest of the registers are "callee save".

2a) What exactly will be stored in the stack during a function call in the x97 architecture? Is there still need for a stack?

2b. Fill in the empty slots in the diagram of the stack on the right side considering the C program on the left side is running on the x97 architecture.

| X86 assembly program                                                                                                                                                                                                                                                                                                                  | .:                                                                                                                                  | Corresponding X97 assembly program: |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| <f>:<br/>push %ebp<br/>mov %esp,%ebp<br/>sub \$0x10,%esp<br/>mov1 \$0x14,-0xc(%ebp)<br/>mov1 \$0x1e,-0x8(%ebp)<br/>mov1 \$0x28,-0x4(%ebp)<br/>mov -0xc(%ebp),%eax<br/>imul -0x8(%ebp),%eax<br/>mov %eax,%edx<br/>sar \$0x1f,%edx<br/>idiv1 -0x4(%ebp)<br/>leave<br/>ret</f>                                                           | <pre># Local var a # Local var b # Local var c # mov a to eax # arith # arith # arith # arith # arith # arith</pre>                 |                                     |
| <main>:<br/>push %ebp<br/>mov %esp,%ebp<br/>sub \$0x1c,%esp<br/>movl \$0x3,-0xc(%ebp)<br/>movl \$0x4,-0x8(%ebp)<br/>movl \$0x5,-0x4(%ebp)<br/>mov -0xc(%ebp),%eax<br/>mov %eax,0x8(%esp)<br/>mov -0x8(%ebp),%eax<br/>mov %eax,0x4(%esp)<br/>mov -0x4(%ebp),%eax<br/>mov %eax,(%esp)<br/>call 8048394 <f><br/>leave<br/>ret</f></main> | <pre>#allocate space # local var a # local var b # local var c # set up arg 3 # set up arg 2 # set up arg 1 # call function f</pre> |                                     |

2c) Fill in the slots in the stack layout of x97 below considering the instruction (sar 0x1f,%edx) in function f is being executed by the Processor.



2d) Write a short sequence of assembly instructions that emulates the "leave" instruction.

#### Question 3: Procedure Calls

3a) Fill in the empty slots in the diagram of the stack on the right side considering the C program on the left side is running and the instruction at address 0x804839a is executing.



3b) State one technique used by the compiler to detect and minimize the ill effects of stack smashing attacks during runtime.

3c) State one technique used by the Operating System to reduce the possibility of stack smashing attacks.

3d) State one precautionary measure that you as a programmer can take to avoid stack smashing attacks on the programs that you write.

# Question 4: Cache Organization

Assume the following is true for this question:

- The memory is byte addressable.
- Memory accesses are to 1-byte words (not 4-byte words).
- Physical addresses are 12 bits wide.
- The cache is 2-way set associative, with a 8-byte block size and 64 total cache lines.

In the following tables, **all numbers are in hexadecimal format**. The contents of the cache are as follows:

|    |   |   |    |    |    |    |    | 2 w      | ay set   | assoc  | iative c | ache    |      |    |    |    |    |    |    |    |
|----|---|---|----|----|----|----|----|----------|----------|--------|----------|---------|------|----|----|----|----|----|----|----|
|    | _ |   |    | _  | _  | _  | A  | II value | es are i | n hexa | decim    | al nota | tion | _  | _  | _  | _  | _  |    | _  |
| I  | Т | V | В  | В  | В  | В  | В  | В        | В        | В      | Т        | v       | В    | В  | В  | В  | В  | В  | В  | В  |
| n  | a | a | У  | У  | У  | У  | У  | У        | У        | У      | a        | a       | У    | У  | У  | У  | У  | У  | У  | У  |
| a  | g |   |    | t  | t  |    |    |          |          |        | 9        |         |      | t  | t  | t  | t  | t  |    | t  |
| x  |   | ď | 0  | 1  | 2  | 3  | 4  | 5        | 6        | 7      |          | ď       | 0    | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
| 0  | 2 | 0 | 34 | 29 | 34 | 29 | 39 | AE       | 34       | 29     | 3        | 0       | 68   | F2 | 34 | 29 | 39 | AE | 34 | 29 |
| 1  | 3 | 1 | 0D | 8F | 0D | 8F | 0C | 3A       | 0D       | 8F     | 1        | 1       | A4   | DB | 0D | 8F | 0C | 3A | 0D | 8F |
| 2  | А | 1 | E2 | 4  | E2 | 4  | D2 | 4        | E2       | 4      | D        | 1       | 3C   | A4 | E2 | 4  | D2 | 4  | E2 | 4  |
| 3  | 3 | 0 | AC | 1F | AC | 1F | B5 | 70       | AC       | 1F     | 5        | 0       | 66   | 95 | AC | 1F | B5 | 70 | AC | 1F |
| 4  | 0 | 1 | 60 | 35 | 60 | 35 | 19 | 57       | 60       | 35     | 1        | 1       | 8D   | 0E | 60 | 35 | 19 | 57 | 60 | 35 |
| 5  | A | 1 | B4 | 17 | B4 | 17 | 67 | DB       | B4       | 17     | 6        | 1       | DE   | AA | B4 | 17 | 67 | DB | B4 | 17 |
| 6  | С | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | A        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| 7  | D | 0 | 34 | 29 | 34 | 29 | 39 | AE       | 34       | 29     | 9        | 0       | 68   | F2 | 34 | 29 | 39 | AE | 34 | 29 |
| 8  | 3 | 1 | 0D | 8F | 0D | 8F | 0C | 3A       | 0D       | 8F     | 0        | 1       | A4   | DB | 0D | 8F | 0C | 3A | 0D | 8F |
| 9  | A | 1 | E2 | 4  | E2 | 4  | D2 | 4        | E2       | 4      | D        | 1       | 3C   | A4 | E2 | 4  | D2 | 4  | E2 | 4  |
| А  | 3 | 0 | AC | 1F | AC | 1F | B5 | 70       | AC       | 1F     | 5        | 0       | 66   | 95 | AC | 1F | B5 | 70 | AC | 1F |
| В  | 1 | 1 | 60 | 35 | 60 | 35 | 19 | 57       | 60       | 35     | 1        | 1       | 8D   | 0E | 60 | 35 | 19 | 57 | 60 | 35 |
| С  | А | 1 | B4 | 17 | B4 | 17 | 67 | DB       | B4       | 17     | 7        | 1       | DE   | AA | B4 | 17 | 67 | DB | B4 | 17 |
| D  | С | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | 2        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| Е  | 1 | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | 6        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| F  | А | 1 | 34 | 29 | 34 | 29 | 39 | AE       | 34       | 29     | В        | 1       | 68   | F2 | 34 | 29 | 39 | AE | 34 | 29 |
| 10 | 3 | 1 | 0D | 8F | 0D | 8F | 0C | 3A       | 0D       | 8F     | С        | 1       | A4   | DB | 0D | 8F | 0C | 3A | 0D | 8F |
| 11 | A | 1 | E2 | 4  | E2 | 4  | D2 | 4        | E2       | 4      | 2        | 1       | 3C   | A4 | E2 | 4  | D2 | 4  | E2 | 4  |
| 12 | E | 0 | AC | 1F | AC | 1F | B5 | 70       | AC       | 1F     | 5        | 0       | 66   | 95 | AC | 1F | B5 | 70 | AC | 1F |
| 13 | 2 | 1 | 60 | 35 | 60 | 35 | 19 | 57       | 60       | 35     | С        | 1       | 8D   | 0E | 60 | 35 | 19 | 57 | 60 | 35 |
| 14 | А | 1 | B4 | 17 | B4 | 17 | 67 | DB       | B4       | 17     | 7        | 1       | DE   | AA | B4 | 17 | 67 | DB | B4 | 17 |
| 15 | 8 | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | A        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| 16 | 3 | 0 | 34 | 29 | 34 | 29 | 39 | AE       | 34       | 29     | 3        | 1       | 68   | F2 | 34 | 29 | 39 | AE | 34 | 29 |
| 17 | 4 | 1 | 0D | 8F | 0D | 8F | 0C | 3A       | 0D       | 8F     | A        | 1       | A4   | DB | 0D | 8F | 0C | 3A | 0D | 8F |
| 18 | А | 1 | E2 | 4  | E2 | 4  | D2 | 4        | E2       | 4      | 4        | 1       | 3C   | A4 | E2 | 4  | D2 | 4  | E2 | 4  |
| 19 | В | 0 | AC | 1F | AC | 1F | B5 | 70       | AC       | 1F     | 0        | 0       | 66   | 95 | AC | 1F | B5 | 70 | AC | 1F |
| 1A | 7 | 1 | 60 | 35 | 60 | 35 | 19 | 57       | 60       | 35     | 7        | 1       | 8D   | 0E | 60 | 35 | 19 | 57 | 60 | 35 |
| 1B | E | 1 | B4 | 17 | B4 | 17 | 67 | DB       | B4       | 17     | D        | 1       | DE   | AA | B4 | 17 | 67 | DB | B4 | 17 |
| 1C | С | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | 1        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| 1D | Α | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | с        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| 1E | С | 0 | 3F | A4 | 3F | A4 | 3A | C1       | 3F       | A4     | 3        | 0       | 20   | 13 | 3F | A4 | 3A | C1 | 3F | A4 |
| 1F | F | 0 | 0  | FF | 0  | FF | B1 | 5F       | 0        | FF     | 5        | 0       | AC   | 96 | 0  | FF | B1 | 5F | 0  | FF |

4a. The box below shows the format of a physical address. Indicate (in the diagram) the bits that are used to determine the following: O(the block offset within the cache line), I (the cache index), and T (the cache tag).

| Bit<br># | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----------|----|----|----|----|----|----|----|----|----|----|----|----|
| Use      |    |    |    |    |    |    |    |    |    |    |    |    |

4b. Now, for the following 12 bit addresses, perform lookup on the cache and fill in the table:

| Address |    |    | A | ddre | ess i | in b | inar | y fo | orm |   |   |   | т            | <b>T</b> 1 |       | 11.40 | Word                   |
|---------|----|----|---|------|-------|------|------|------|-----|---|---|---|--------------|------------|-------|-------|------------------------|
|         | 11 | 10 | 9 | 8    | 7     | 6    | 5    | 4    | 3   | 2 | 1 | 0 | lag<br>(hex) | (hex)      | (hex) | HIL!  | Returned<br>(if known) |
| 0x3B6   |    |    |   |      |       |      |      |      |     |   |   |   |              |            |       |       |                        |
| 0xD3A   |    |    |   |      |       |      |      |      |     |   |   |   |              |            |       |       |                        |
| 0xABC   |    |    |   |      |       |      |      |      |     |   |   |   |              |            |       |       |                        |
| 0x97A   |    |    |   |      |       |      |      |      |     |   |   |   |              |            |       |       |                        |

4c. State one advantage and one disadvantage of a Set associative cache when compared to a direct mapped cache.

4e. The following table gives the parameters for a number of different caches, where m is the number of physical address bits, C is the cache size (number of data bytes), B is the block size in bytes, and E is the number of lines per set. For each cache, determine the number of cache sets (S), tag bits (t), set index bits (s), and block offset bits (b).

| Cache | m  | C   | В  | E   | S   | t | S | b |
|-------|----|-----|----|-----|-----|---|---|---|
| 1     | 32 |     |    | 256 |     |   | 0 | 2 |
| 2     | 16 |     | 4  | 1   | 256 |   |   |   |
| 3     |    |     | 8  | 8   |     | 7 | 2 |   |
| 4     | 32 | 512 | 32 | 4   |     |   |   |   |

#### Question 5: Interrupts and Exceptions

When a system starts running, the operating system is the first piece of code to execute, and it informs the CPU of the location of various trap and interrupt handlers via a special instruction; on x86, the ldt (or load descriptor table) instruction is used. This way, the CPU knows what code to run when one of these exceptional events occurs.

5a) On x86, the ldt instruction can only be executed when the CPU is in privileged mode. What is privileged mode?

5b) Why does the CPU need to be in privileged mode for ldt to run? What bad things could happen otherwise?

5c) What happens when a normal user application, such as a program you wrote and compiled, tries to execute a privileged instruction such as ldt?

5d) What are the four types of exceptions and what distinguishes one from the other?

5e) What is the difference between a re-entrant and non re-entrant interrupt handler? In what types of scenarios might a re-entrant interrupt handler be better?

### Question 6: Caches and Disks (mixed set of questions)

6a) State any one victim selection policy that can be used to pick the victim to be replaced in a set associative cache in order to make space for a new block of contents fetched from memory?

6b) What components make up the positioning time during an access to data on a magnetic disk?

6c) What is the need for sophisticated flash translation layer (FTL) for Solid State Drives?

6d) What is memory mapped I/O?

6e) What is Direct Memory Access (DMA)?

6f) What is the AMAT for a cache that has a hit rate of 20%, a miss latency of 10 cycles, and a hit latency of 3 cycles?

6g) What are the three kinds of cache misses? Explain each one.

6h) Explain one way you may restructure your code to be more cache friendly.

6i) Assume there is a disk with a 5ms average seek time, a spin rate of 6000 RPM, and a transfer rate of 50 MB/s.

6i-1) What is the average rotational latency for this disk?

6i-2) What is the average total access time to read a file of 512 KB (0.5 MB) including positioning time?

6i-3) After you read this 512 KB file, you immediately want to re-read the first 5 KB. How long does this take (exactly)?