gem5
 All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Groups Pages
Sinic::Base Member List

This is the complete list of members for Sinic::Base, including all inherited members.

_busAddrPciDeviceprotected
_currPwrStateClockedObjectprotected
_paramsSimObjectprotected
BARAddrsPciDeviceprotected
BARSizePciDeviceprotected
Base(const Params *p)Sinic::Base
busAddr() const PciDeviceinline
cacheBlockSize() const DmaDeviceinline
ckptCountSerializablestatic
ckptMaxCountSerializablestatic
ckptPrevCountSerializablestatic
Clocked(ClockDomain &clk_domain)Clockedinlineprotected
Clocked(Clocked &)=deleteClockedprotected
clockEdge(Cycles cycles=Cycles(0)) const Clockedinline
ClockedObject(const ClockedObjectParams *p)ClockedObject
clockPeriod() const Clockedinline
coalescedRxDescEtherDeviceprotected
coalescedRxIdleEtherDeviceprotected
coalescedRxOkEtherDeviceprotected
coalescedRxOrnEtherDeviceprotected
coalescedSwiEtherDeviceprotected
coalescedTotalEtherDeviceprotected
coalescedTxDescEtherDeviceprotected
coalescedTxIdleEtherDeviceprotected
coalescedTxOkEtherDeviceprotected
computeStats()ClockedObject
configPciDeviceprotected
configDelayPciDeviceprotected
cpuInterrupt()Sinic::Baseprotected
cpuIntrAck()Sinic::Baseinlineprotected
cpuIntrClear()Sinic::Baseprotected
cpuIntrEnableSinic::Baseprotected
cpuIntrPending() const Sinic::Baseprotected
cpuIntrPost(Tick when)Sinic::Baseprotected
cpuPendingIntrSinic::Baseprotected
curCycle() const Clockedinline
currentSection()Serializablestatic
cyclesToTicks(Cycles c) const Clockedinline
descDmaRdBytesEtherDeviceprotected
descDmaReadsEtherDeviceprotected
descDmaWrBytesEtherDeviceprotected
descDmaWritesEtherDeviceprotected
deschedule(Event &event)EventManagerinline
deschedule(Event *event)EventManagerinline
DmaDevice(const Params *p)DmaDevice
dmaPending() const DmaDeviceinline
dmaPortDmaDeviceprotected
dmaRead(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0)DmaDeviceinline
dmaWrite(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0)DmaDeviceinline
drain() overrideSimObjectinlinevirtual
Drainable()Drainableprotected
drainResume()Drainableinlineprotectedvirtual
drainState() const Drainableinline
droppedPacketsEtherDeviceprotected
EtherDevBase(const EtherDevBaseParams *params)EtherDevBaseinline
EtherDevice(const Params *params)EtherDeviceinline
EventManager(EventManager &em)EventManagerinline
EventManager(EventManager *em)EventManagerinline
EventManager(EventQueue *eq)EventManagerinline
eventqEventManagerprotected
eventQueue() const EventManagerinline
find(const char *name)SimObjectstatic
frequency() const Clockedinline
getAddrRanges() const overridePciDevicevirtual
getBAR(Addr addr)PciDeviceinlineprotected
getBAR(Addr addr, int &bar, Addr &offs)PciDeviceinlineprotected
getEthPort(const std::string &if_name, int idx=-1)=0EtherDevicepure virtual
getMasterPort(const std::string &if_name, PortID idx=InvalidPortID) overrideDmaDevicevirtual
getProbeManager()SimObject
getSlavePort(const std::string &if_name, PortID idx=InvalidPortID)PioDevicevirtual
hostInterfacePciDeviceprotected
init() overrideDmaDevicevirtual
initState()SimObjectvirtual
interfaceSinic::Baseprotected
interruptLine() const PciDeviceinline
intrClear()PciDeviceinline
intrDelaySinic::Baseprotected
IntrEvent typedefSinic::Baseprotected
intrEventSinic::Baseprotected
IntrEvent::process()Sinic::Basefriend
intrPost()PciDeviceinline
intrTickSinic::Baseprotected
isBAR(Addr addr, int bar) const PciDeviceinlineprotected
legacyIOPciDeviceprotected
loadState(CheckpointIn &cp)SimObjectvirtual
memInvalidate()SimObjectinlinevirtual
MemObject(const Params *params)MemObject
memWriteback()SimObjectinlinevirtual
msicapPciDeviceprotected
MSICAP_BASEPciDeviceprotected
msix_pbaPciDeviceprotected
MSIX_PBA_ENDPciDeviceprotected
MSIX_PBA_OFFSETPciDeviceprotected
msix_tablePciDeviceprotected
MSIX_TABLE_ENDPciDeviceprotected
MSIX_TABLE_OFFSETPciDeviceprotected
msixcapPciDeviceprotected
MSIXCAP_BASEPciDeviceprotected
MSIXCAP_ID_OFFSETPciDeviceprotected
MSIXCAP_MPBA_OFFSETPciDeviceprotected
MSIXCAP_MTAB_OFFSETPciDeviceprotected
MSIXCAP_MXC_OFFSETPciDeviceprotected
name() const SimObjectinlinevirtual
nextCycle() const Clockedinline
notifyFork()Drainableinlinevirtual
numPwrStateTransitionsClockedObjectprotected
operator=(Clocked &)=deleteClockedprotected
params() const Sinic::Baseinline
Params typedefSinic::Base
PciDevice(const PciDeviceParams *params)PciDevice
pciToDma(Addr pci_addr) const PciDeviceinline
pioDelayPciDeviceprotected
PioDevice(const Params *p)PioDevice
pioPortPioDeviceprotected
pmcapPciDeviceprotected
PMCAP_BASEPciDeviceprotected
PMCAP_ID_OFFSETPciDeviceprotected
PMCAP_PC_OFFSETPciDeviceprotected
PMCAP_PMCS_OFFSETPciDeviceprotected
postedInterruptsEtherDeviceprotected
postedRxDescEtherDeviceprotected
postedRxIdleEtherDeviceprotected
postedRxOkEtherDeviceprotected
postedRxOrnEtherDeviceprotected
postedSwiEtherDeviceprotected
postedTxDescEtherDeviceprotected
postedTxIdleEtherDeviceprotected
postedTxOkEtherDeviceprotected
prvEvalTickClockedObjectprotected
pwrState() const ClockedObjectinline
pwrState(Enums::PwrState)ClockedObject
pwrStateClkGateDistClockedObjectprotected
pwrStateName() const ClockedObjectinline
pwrStateResidencyTicksClockedObjectprotected
pwrStateWeights() const ClockedObject
pxcapPciDeviceprotected
PXCAP_BASEPciDeviceprotected
read(PacketPtr pkt)=0PioDeviceprotectedpure virtual
readConfig(PacketPtr pkt)PciDevicevirtual
regProbeListeners()SimObjectvirtual
regProbePoints()SimObjectvirtual
regStats()EtherDevicevirtual
reschedule(Event &event, Tick when, bool always=false)EventManagerinline
reschedule(Event *event, Tick when, bool always=false)EventManagerinline
resetClock() const Clockedinlineprotected
resetStats()SimObjectvirtual
rxBandwidthEtherDeviceprotected
rxBytesEtherDeviceprotected
rxEnableSinic::Baseprotected
rxIpChecksumsEtherDeviceprotected
rxPacketRateEtherDeviceprotected
rxPacketsEtherDeviceprotected
rxTcpChecksumsEtherDeviceprotected
rxUdpChecksumsEtherDeviceprotected
schedule(Event &event, Tick when)EventManagerinline
schedule(Event *event, Tick when)EventManagerinline
Serializable()Serializable
serialize(CheckpointOut &cp) const overrideSinic::Basevirtual
serializeAll(CheckpointOut &cp)SimObjectstatic
Serializable::serializeAll(const std::string &cpt_dir)Serializablestatic
serializeSection(CheckpointOut &cp, const char *name) const Serializable
serializeSection(CheckpointOut &cp, const std::string &name) const Serializableinline
setCurTick(Tick newVal)EventManagerinline
signalDrainDone() const Drainableinlineprotected
SimObject(const Params *_params)SimObject
startup()SimObjectvirtual
sysPioDeviceprotected
ticksToCycles(Tick t) const Clockedinline
totalRxDescEtherDeviceprotected
totalRxIdleEtherDeviceprotected
totalRxOkEtherDeviceprotected
totalRxOrnEtherDeviceprotected
totalSwiEtherDeviceprotected
totalTxDescEtherDeviceprotected
totalTxIdleEtherDeviceprotected
totalTxOkEtherDeviceprotected
totBandwidthEtherDeviceprotected
totBytesEtherDeviceprotected
totPacketRateEtherDeviceprotected
totPacketsEtherDeviceprotected
txBandwidthEtherDeviceprotected
txBytesEtherDeviceprotected
txEnableSinic::Baseprotected
txIpChecksumsEtherDeviceprotected
txPacketRateEtherDeviceprotected
txPacketsEtherDeviceprotected
txTcpChecksumsEtherDeviceprotected
txUdpChecksumsEtherDeviceprotected
unserialize(CheckpointIn &cp) overrideSinic::Basevirtual
unserializeGlobals(CheckpointIn &cp)Serializablestatic
unserializeSection(CheckpointIn &cp, const char *name)Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)Serializableinline
updateClockPeriod() const Clockedinline
voltage() const Clockedinline
wakeupEventQueue(Tick when=(Tick)-1)EventManagerinline
write(PacketPtr pkt)=0PioDeviceprotectedpure virtual
writeConfig(PacketPtr pkt)PciDevicevirtual
~Clocked()Clockedinlineprotectedvirtual
~DmaDevice()DmaDeviceinlinevirtual
~Drainable()Drainableprotectedvirtual
~PioDevice()PioDevicevirtual
~Serializable()Serializablevirtual
~SimObject()SimObjectvirtual

Generated on Fri Jun 9 2017 13:04:36 for gem5 by doxygen 1.8.6