#### Note: Tutorial assumes you are using bash

#### **Steps to Setup ModelSim**

1. ssh <username>@royal-01.cs.wisc.edu

2. Add the below line to ~/.bashrc file

export MGC\_HOME=/s/mentor-2018/@sys/V10.0BSXE/MGC\_HOME.ixl

export SDD\_HOME=/s/mentor-2018/@sys/V10.0BSXE/SDD\_HOME

export PATH=\$PATH:/s/mentor-2018/@sys/bin:/s/mentor-2018/@sys/bin.pclinux:/s/mentor2018/@sys/V10.0BSXE/MGC\_HOME.ixl/bin:/s/mentor-2018/@sys/modelsim\_dlx/bin

export MGLS\_LICENSE\_FILE=/s/mentor-2018/etc/cust/mgls/mgc.licenses

3. source ~/.bashrc

4. Create a directory called CS/ECE552 in your workarea and run vsim &

5. To run your simulation, you will need to create a project.

Click on File -> New -> Project. You will see the window presented below. Choose a location for your new project and give it the name. Leave the other settings to their default. This just says that all code will be compiled into the library "work".

| Library :           |         |                                                    |  |  |  |
|---------------------|---------|----------------------------------------------------|--|--|--|
| Name                | Туре    | Path                                               |  |  |  |
| • work              | Library | cs.wisc.edu/u/m/a/mahapatra/privat                 |  |  |  |
| floatfixlib         | Library | \$MODEL_TECH//floatfixlib                          |  |  |  |
| ieee_env (empty)    | Library | \$MODEL_TECH//ieee_env                             |  |  |  |
| 🗄 📶 infact          | Library | SMODEL_TEQU/ International Andrews                 |  |  |  |
| mgc_ams (empty)     | Library | SMODEL W Create Project                            |  |  |  |
| 🗄 📶 mtiRnm          | Library | SMODELProject Name                                 |  |  |  |
| esvvm               | Library | SMODEL_                                            |  |  |  |
| sv_std              | Library | SMODEL_                                            |  |  |  |
| UNDER VIN UX01v lib | Library | SMODEL Project Location                            |  |  |  |
| · vhdlopt_lib       | Library | SMODEL_ a/mahapatra/private/vsim_te Browse         |  |  |  |
| vital2000           | Library | SMODEL_                                            |  |  |  |
| E ieee              | Library | IODELDefault Library Name                          |  |  |  |
| modelsim_lib        | Library | SMODEL work                                        |  |  |  |
| std                 | Library | DEL []                                             |  |  |  |
| std_developerskit   | Library | SMODELCopy Settings From                           |  |  |  |
| synopsys            | Library | SMODEL lsim dlx/modelsim.ini Browse.               |  |  |  |
| ± venlog            | Library | SMODEL_                                            |  |  |  |
|                     |         | Copy Library Mappings C Reference Library Mappings |  |  |  |

6. Click on Add Existing File as shown in the picture. Download test.v and test\_tb.v from Canvas. Navigate to the location where you downloaded test.v and test\_tb.v and add both of those to your project. Keep other settings at their default. Click OK when done.

| NEN C                      |              |
|----------------------------|--------------|
| Create New File Add Ex     | cisting File |
| Create Simulation Create ! | Vew Folder   |

7. You will need to compile the source files first. To do this, right click on test.v, click on Compile, then click on Compile All. You should see messages in the Console window appear in green that the compile was successful.

| 🖹 • 🖻 🗑 📢            | 3 🖑   X 🖣           | 1 🛍 🖄 🔄 🛛 🖉 📲                   | Help   | 24 | 🕹 🗱 🖽 🚑 🐹   |
|----------------------|---------------------|---------------------------------|--------|----|-------------|
| ColumnLayout A11     | Columns             | •                               | ≪      |    | <u>a</u> ja |
| Project - /afs/cs.wi | sc.edu/u/m/a/mahapa | tra/private/vsim_test/test :=== |        |    |             |
| Name                 | Statu: Type         | Orde Modified                   |        |    |             |
| h] test.v            | 🗸 Verilog           | 0 01/18/2019 03:11:15           | ă<br>S |    |             |
| h] test_tb.v         | Verilog             | 1 01/18/2019 03:11:44           |        |    |             |



8. To start your simulation, click on Simulate in the Menu Bar, then click Start Simulation. This opens the Start Simulation Window. Click on the plus sign next to work, then click on the plus sign next to arith\_tb. Make sure you select arith\_tb and not arith as we want to simulate the design at the test bench level. Once arith\_tb is highlighted, click OK.

| ) 🗐 🗉 ModelSim DE 10.7c                                                              |                                                                        |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| e <u>E</u> dit <u>View Compile Simulate</u> A <u>d</u> d <u>Project</u> T <u>o</u> c | ols Layo <u>ut Book</u> marks <u>Wi</u> ndow <u>H</u> elp              |
| B • 🚘 🗑 🦻 🚳   🧎 🖻 🕮 🚊 🗋                                                              | 💿 🗸 🐴 🚉 📗 Help 💦 🦓 🎒 🎒 🖉 🎬 🖉 🎽 🔹 🔹 🔹 🗼 🔹 📗 Layo                        |
| ColumnLayout Allcolumns                                                              | ▼ 8 8 9. 6 4.                                                          |
| Project - /afs/cs.wisc.edu/u/m/a/mahapatra/private/vsim_test                         | Viest :                                                                |
| Name Statu Type Orde Modified                                                        |                                                                        |
| h test.v Verilog 0 01/18/201                                                         | 😕 🗊 Start Simulation                                                   |
| h test_tb.v 🖌 Verilog 1 01/18/201                                                    | Design VHDL Verilog Libraries SDF Others                               |
|                                                                                      |                                                                        |
|                                                                                      | Vame Type Path                                                         |
|                                                                                      | Jun work Library Work Mortilla /afs/cs.wisc.art/u//m/a/mahanatra/mivat |
|                                                                                      | Module /als/cs.wisc.edu/u/m/a/malapatra/privat                         |
|                                                                                      | Idioaffixlib Library SMODEL TECH//floatfixlib                          |
|                                                                                      | In ieee_env (empty) Library \$MODEL_TECH//ieee_env                     |
|                                                                                      | Infact Library SMODEL_TECH//infact                                     |
|                                                                                      | Ingc_ams (empty) Library SMODEL_TECH//mgc_ams                          |
|                                                                                      | Ibrary \$MODEL_TECH//mm                                                |
|                                                                                      | Jihl oswm Library SMODELTECH/ /oswm                                    |
|                                                                                      |                                                                        |
|                                                                                      | Design Unit(s)                                                         |
|                                                                                      | work.arith_tb                                                          |
|                                                                                      |                                                                        |
|                                                                                      | OK Cancel                                                              |
|                                                                                      |                                                                        |
|                                                                                      |                                                                        |
| Library 🗙 🛗 Project 🗙                                                                |                                                                        |
| Transcript                                                                           |                                                                        |
| Compile of test.v was successful.                                                    |                                                                        |
| Compile of test_tb.v was successful.                                                 |                                                                        |
| 2 compiles, 0 failed with no errors.                                                 |                                                                        |
| odelSim>                                                                             |                                                                        |

9. Click on Simulate  $\rightarrow$  Run  $\rightarrow$  Run-All. You should see "MODELSIM SETUP SUCCESSFUL"



'SIM 4>

## FAQs

#### Q1. For errors related to DISPLAY not set

- For Windows, download and install <u>Xming</u>. For X forwarding to work, you'll need to start Xming before connecting to the remote system with your SSH client (e.g., PuTTY).
- For Mac OS X 10.8 and later, download and install <u>XQuartz</u>. For X forwarding to work, you'll need to start XQuartz before making an SSH connection to the remote system. Once XQuartz launches, you can use X forwarding with SSH from the Mac OS X Terminal or from the <u>xterm</u> application in XQuartz.

The ssh command to log onto CS machines will be: ssh -Y <user\_name>@best-linux.cae.wisc.edu To launch Modelsim you simply need to type "vsim".