gem5
 All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Groups Pages
utility.cc
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2003-2005 The Regents of The University of Michigan
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are
7  * met: redistributions of source code must retain the above copyright
8  * notice, this list of conditions and the following disclaimer;
9  * redistributions in binary form must reproduce the above copyright
10  * notice, this list of conditions and the following disclaimer in the
11  * documentation and/or other materials provided with the distribution;
12  * neither the name of the copyright holders nor the names of its
13  * contributors may be used to endorse or promote products derived from
14  * this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  *
28  * Authors: Nathan Binkert
29  * Ali Saidi
30  */
31 
32 #include "arch/alpha/utility.hh"
33 
34 #include "arch/alpha/vtophys.hh"
36 #include "sim/full_system.hh"
37 
38 namespace AlphaISA {
39 
40 uint64_t
41 getArgument(ThreadContext *tc, int &number, uint16_t size, bool fp)
42 {
43  if (!FullSystem) {
44  panic("getArgument() is Full system only\n");
45  M5_DUMMY_RETURN;
46  }
47 
48  const int NumArgumentRegs = 6;
49  if (number < NumArgumentRegs) {
50  if (fp)
51  return tc->readFloatRegBits(16 + number);
52  else
53  return tc->readIntReg(16 + number);
54  } else {
57  uint64_t arg = vp.read<uint64_t>(sp +
58  (number-NumArgumentRegs) *
59  sizeof(uint64_t));
60  return arg;
61  }
62 }
63 
64 void
66 {
67  // First loop through the integer registers.
68  for (int i = 0; i < NumIntRegs; ++i)
69  dest->setIntReg(i, src->readIntReg(i));
70 
71  // Then loop through the floating point registers.
72  for (int i = 0; i < NumFloatRegs; ++i)
73  dest->setFloatRegBits(i, src->readFloatRegBits(i));
74 
75  // Would need to add condition-code regs if implemented
76  assert(NumCCRegs == 0);
77 
78  // Copy misc. registers
79  copyMiscRegs(src, dest);
80 
81  // Lastly copy PC/NPC
82  dest->pcState(src->pcState());
83 }
84 
85 void
87 {
96 
97  copyIprs(src, dest);
98 }
99 
100 void
102 {
103  TheISA::PCState newPC = tc->pcState();
104  newPC.set(tc->readIntReg(ReturnAddressReg));
105  tc->pcState(newPC);
106 }
107 
108 
109 } // namespace AlphaISA
110 
A TranslatingPortProxy in FS mode translates a virtual address to a physical address and then calls t...
void copyIprs(ThreadContext *src, ThreadContext *dest)
Definition: ev5.cc:456
Bitfield< 7 > i
Definition: miscregs.hh:1378
#define panic(...)
Definition: misc.hh:153
const int NumFloatRegs
Definition: registers.hh:96
Bitfield< 0 > fp
virtual MiscReg readMiscRegNoEffect(int misc_reg) const =0
Bitfield< 0 > sp
Definition: miscregs.hh:1386
bool FullSystem
The FullSystem variable can be used to determine the current mode of simulation.
Definition: root.cc:146
uint64_t getArgument(ThreadContext *tc, int &number, uint16_t size, bool fp)
Definition: utility.cc:41
virtual void setIntReg(int reg_idx, uint64_t val)=0
virtual FloatRegBits readFloatRegBits(int reg_idx)=0
virtual TheISA::PCState pcState()=0
ThreadContext is the external interface to all thread state for anything outside of the CPU...
virtual void setFloatRegBits(int reg_idx, FloatRegBits val)=0
const RegIndex ReturnAddressReg
Definition: registers.hh:82
virtual uint64_t readIntReg(int reg_idx)=0
const int NumCCRegs
Definition: registers.hh:97
void skipFunction(ThreadContext *tc)
Definition: utility.cc:101
void copyMiscRegs(ThreadContext *src, ThreadContext *dest)
Definition: utility.cc:86
T read(Addr address) const
Read sizeof(T) bytes from address and return as object T.
Definition: port_proxy.hh:146
const RegIndex StackPointerReg
Definition: registers.hh:79
const int NumArgumentRegs
Definition: registers.hh:95
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:142
virtual FSTranslatingPortProxy & getVirtProxy()=0
int size()
Definition: pagetable.hh:146
GenericISA::SimplePCState< MachInst > PCState
Definition: types.hh:43
TranslatingPortProxy Object Declaration for FS.
void copyRegs(ThreadContext *src, ThreadContext *dest)
Definition: utility.cc:65
virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val)=0
const int NumIntRegs
Definition: registers.hh:95

Generated on Fri Jun 9 2017 13:03:37 for gem5 by doxygen 1.8.6