gem5
Main Page
Related Pages
Modules
Namespaces
Classes
Files
File List
File Members
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Groups
Pages
arch
riscv
pseudo_inst.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2014 Advanced Micro Devices, Inc.
3
* All rights reserved.
4
*
5
* Redistribution and use in source and binary forms, with or without
6
* modification, are permitted provided that the following conditions are
7
* met: redistributions of source code must retain the above copyright
8
* notice, this list of conditions and the following disclaimer;
9
* redistributions in binary form must reproduce the above copyright
10
* notice, this list of conditions and the following disclaimer in the
11
* documentation and/or other materials provided with the distribution;
12
* neither the name of the copyright holders nor the names of its
13
* contributors may be used to endorse or promote products derived from
14
* this software without specific prior written permission.
15
*
16
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
*
28
* Authors: Alexandru Dutu
29
*/
30
31
#ifndef __ARCH_RISCV_PSEUDO_INST_HH__
32
#define __ARCH_RISCV_PSEUDO_INST_HH__
33
34
#include "
arch/generic/pseudo_inst.hh
"
35
#include "
base/misc.hh
"
36
37
class
ThreadContext
;
38
39
namespace
RiscvISA {
40
using
GenericISA::m5Syscall
;
41
using
GenericISA::m5PageFault
;
42
}
43
44
#endif // __ARCH_RISCV_PSEUDO_INST_HH__
45
GenericISA::m5PageFault
void m5PageFault(ThreadContext *tc)
Definition:
pseudo_inst.cc:46
ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU...
Definition:
thread_context.hh:93
misc.hh
GenericISA::m5Syscall
void m5Syscall(ThreadContext *tc)
Definition:
pseudo_inst.cc:40
pseudo_inst.hh
Generated on Fri Jun 9 2017 13:03:36 for gem5 by
doxygen
1.8.6