_busAddr | PciDevice | protected |
_currPwrState | ClockedObject | protected |
_params | SimObject | protected |
BARAddrs | PciDevice | protected |
BARSize | PciDevice | protected |
Base(const Params *p) | Sinic::Base | |
busAddr() const | PciDevice | inline |
cacheBlockSize() const | DmaDevice | inline |
ckptCount | Serializable | static |
ckptMaxCount | Serializable | static |
ckptPrevCount | Serializable | static |
Clocked(ClockDomain &clk_domain) | Clocked | inlineprotected |
Clocked(Clocked &)=delete | Clocked | protected |
clockEdge(Cycles cycles=Cycles(0)) const | Clocked | inline |
ClockedObject(const ClockedObjectParams *p) | ClockedObject | |
clockPeriod() const | Clocked | inline |
coalescedRxDesc | EtherDevice | protected |
coalescedRxIdle | EtherDevice | protected |
coalescedRxOk | EtherDevice | protected |
coalescedRxOrn | EtherDevice | protected |
coalescedSwi | EtherDevice | protected |
coalescedTotal | EtherDevice | protected |
coalescedTxDesc | EtherDevice | protected |
coalescedTxIdle | EtherDevice | protected |
coalescedTxOk | EtherDevice | protected |
computeStats() | ClockedObject | |
config | PciDevice | protected |
configDelay | PciDevice | protected |
cpuInterrupt() | Sinic::Base | protected |
cpuIntrAck() | Sinic::Base | inlineprotected |
cpuIntrClear() | Sinic::Base | protected |
cpuIntrEnable | Sinic::Base | protected |
cpuIntrPending() const | Sinic::Base | protected |
cpuIntrPost(Tick when) | Sinic::Base | protected |
cpuPendingIntr | Sinic::Base | protected |
curCycle() const | Clocked | inline |
currentSection() | Serializable | static |
cyclesToTicks(Cycles c) const | Clocked | inline |
descDmaRdBytes | EtherDevice | protected |
descDmaReads | EtherDevice | protected |
descDmaWrBytes | EtherDevice | protected |
descDmaWrites | EtherDevice | protected |
deschedule(Event &event) | EventManager | inline |
deschedule(Event *event) | EventManager | inline |
DmaDevice(const Params *p) | DmaDevice | |
dmaPending() const | DmaDevice | inline |
dmaPort | DmaDevice | protected |
dmaRead(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0) | DmaDevice | inline |
dmaWrite(Addr addr, int size, Event *event, uint8_t *data, Tick delay=0) | DmaDevice | inline |
drain() override | SimObject | inlinevirtual |
Drainable() | Drainable | protected |
drainResume() | Drainable | inlineprotectedvirtual |
drainState() const | Drainable | inline |
droppedPackets | EtherDevice | protected |
EtherDevBase(const EtherDevBaseParams *params) | EtherDevBase | inline |
EtherDevice(const Params *params) | EtherDevice | inline |
EventManager(EventManager &em) | EventManager | inline |
EventManager(EventManager *em) | EventManager | inline |
EventManager(EventQueue *eq) | EventManager | inline |
eventq | EventManager | protected |
eventQueue() const | EventManager | inline |
find(const char *name) | SimObject | static |
frequency() const | Clocked | inline |
getAddrRanges() const override | PciDevice | virtual |
getBAR(Addr addr) | PciDevice | inlineprotected |
getBAR(Addr addr, int &bar, Addr &offs) | PciDevice | inlineprotected |
getEthPort(const std::string &if_name, int idx=-1)=0 | EtherDevice | pure virtual |
getMasterPort(const std::string &if_name, PortID idx=InvalidPortID) override | DmaDevice | virtual |
getProbeManager() | SimObject | |
getSlavePort(const std::string &if_name, PortID idx=InvalidPortID) | PioDevice | virtual |
hostInterface | PciDevice | protected |
init() override | DmaDevice | virtual |
initState() | SimObject | virtual |
interface | Sinic::Base | protected |
interruptLine() const | PciDevice | inline |
intrClear() | PciDevice | inline |
intrDelay | Sinic::Base | protected |
IntrEvent typedef | Sinic::Base | protected |
intrEvent | Sinic::Base | protected |
IntrEvent::process() | Sinic::Base | friend |
intrPost() | PciDevice | inline |
intrTick | Sinic::Base | protected |
isBAR(Addr addr, int bar) const | PciDevice | inlineprotected |
legacyIO | PciDevice | protected |
loadState(CheckpointIn &cp) | SimObject | virtual |
memInvalidate() | SimObject | inlinevirtual |
MemObject(const Params *params) | MemObject | |
memWriteback() | SimObject | inlinevirtual |
msicap | PciDevice | protected |
MSICAP_BASE | PciDevice | protected |
msix_pba | PciDevice | protected |
MSIX_PBA_END | PciDevice | protected |
MSIX_PBA_OFFSET | PciDevice | protected |
msix_table | PciDevice | protected |
MSIX_TABLE_END | PciDevice | protected |
MSIX_TABLE_OFFSET | PciDevice | protected |
msixcap | PciDevice | protected |
MSIXCAP_BASE | PciDevice | protected |
MSIXCAP_ID_OFFSET | PciDevice | protected |
MSIXCAP_MPBA_OFFSET | PciDevice | protected |
MSIXCAP_MTAB_OFFSET | PciDevice | protected |
MSIXCAP_MXC_OFFSET | PciDevice | protected |
name() const | SimObject | inlinevirtual |
nextCycle() const | Clocked | inline |
notifyFork() | Drainable | inlinevirtual |
numPwrStateTransitions | ClockedObject | protected |
operator=(Clocked &)=delete | Clocked | protected |
params() const | Sinic::Base | inline |
Params typedef | Sinic::Base | |
PciDevice(const PciDeviceParams *params) | PciDevice | |
pciToDma(Addr pci_addr) const | PciDevice | inline |
pioDelay | PciDevice | protected |
PioDevice(const Params *p) | PioDevice | |
pioPort | PioDevice | protected |
pmcap | PciDevice | protected |
PMCAP_BASE | PciDevice | protected |
PMCAP_ID_OFFSET | PciDevice | protected |
PMCAP_PC_OFFSET | PciDevice | protected |
PMCAP_PMCS_OFFSET | PciDevice | protected |
postedInterrupts | EtherDevice | protected |
postedRxDesc | EtherDevice | protected |
postedRxIdle | EtherDevice | protected |
postedRxOk | EtherDevice | protected |
postedRxOrn | EtherDevice | protected |
postedSwi | EtherDevice | protected |
postedTxDesc | EtherDevice | protected |
postedTxIdle | EtherDevice | protected |
postedTxOk | EtherDevice | protected |
prvEvalTick | ClockedObject | protected |
pwrState() const | ClockedObject | inline |
pwrState(Enums::PwrState) | ClockedObject | |
pwrStateClkGateDist | ClockedObject | protected |
pwrStateName() const | ClockedObject | inline |
pwrStateResidencyTicks | ClockedObject | protected |
pwrStateWeights() const | ClockedObject | |
pxcap | PciDevice | protected |
PXCAP_BASE | PciDevice | protected |
read(PacketPtr pkt)=0 | PioDevice | protectedpure virtual |
readConfig(PacketPtr pkt) | PciDevice | virtual |
regProbeListeners() | SimObject | virtual |
regProbePoints() | SimObject | virtual |
regStats() | EtherDevice | virtual |
reschedule(Event &event, Tick when, bool always=false) | EventManager | inline |
reschedule(Event *event, Tick when, bool always=false) | EventManager | inline |
resetClock() const | Clocked | inlineprotected |
resetStats() | SimObject | virtual |
rxBandwidth | EtherDevice | protected |
rxBytes | EtherDevice | protected |
rxEnable | Sinic::Base | protected |
rxIpChecksums | EtherDevice | protected |
rxPacketRate | EtherDevice | protected |
rxPackets | EtherDevice | protected |
rxTcpChecksums | EtherDevice | protected |
rxUdpChecksums | EtherDevice | protected |
schedule(Event &event, Tick when) | EventManager | inline |
schedule(Event *event, Tick when) | EventManager | inline |
Serializable() | Serializable | |
serialize(CheckpointOut &cp) const override | Sinic::Base | virtual |
serializeAll(CheckpointOut &cp) | SimObject | static |
Serializable::serializeAll(const std::string &cpt_dir) | Serializable | static |
serializeSection(CheckpointOut &cp, const char *name) const | Serializable | |
serializeSection(CheckpointOut &cp, const std::string &name) const | Serializable | inline |
setCurTick(Tick newVal) | EventManager | inline |
signalDrainDone() const | Drainable | inlineprotected |
SimObject(const Params *_params) | SimObject | |
startup() | SimObject | virtual |
sys | PioDevice | protected |
ticksToCycles(Tick t) const | Clocked | inline |
totalRxDesc | EtherDevice | protected |
totalRxIdle | EtherDevice | protected |
totalRxOk | EtherDevice | protected |
totalRxOrn | EtherDevice | protected |
totalSwi | EtherDevice | protected |
totalTxDesc | EtherDevice | protected |
totalTxIdle | EtherDevice | protected |
totalTxOk | EtherDevice | protected |
totBandwidth | EtherDevice | protected |
totBytes | EtherDevice | protected |
totPacketRate | EtherDevice | protected |
totPackets | EtherDevice | protected |
txBandwidth | EtherDevice | protected |
txBytes | EtherDevice | protected |
txEnable | Sinic::Base | protected |
txIpChecksums | EtherDevice | protected |
txPacketRate | EtherDevice | protected |
txPackets | EtherDevice | protected |
txTcpChecksums | EtherDevice | protected |
txUdpChecksums | EtherDevice | protected |
unserialize(CheckpointIn &cp) override | Sinic::Base | virtual |
unserializeGlobals(CheckpointIn &cp) | Serializable | static |
unserializeSection(CheckpointIn &cp, const char *name) | Serializable | |
unserializeSection(CheckpointIn &cp, const std::string &name) | Serializable | inline |
updateClockPeriod() const | Clocked | inline |
voltage() const | Clocked | inline |
wakeupEventQueue(Tick when=(Tick)-1) | EventManager | inline |
write(PacketPtr pkt)=0 | PioDevice | protectedpure virtual |
writeConfig(PacketPtr pkt) | PciDevice | virtual |
~Clocked() | Clocked | inlineprotectedvirtual |
~DmaDevice() | DmaDevice | inlinevirtual |
~Drainable() | Drainable | protectedvirtual |
~PioDevice() | PioDevice | virtual |
~Serializable() | Serializable | virtual |
~SimObject() | SimObject | virtual |