gem5
Main Page
Related Pages
Modules
Namespaces
Classes
Files
File List
File Members
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Groups
Pages
cpu
quiesce_event.cc
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2006 The Regents of The University of Michigan
3
* All rights reserved.
4
*
5
* Redistribution and use in source and binary forms, with or without
6
* modification, are permitted provided that the following conditions are
7
* met: redistributions of source code must retain the above copyright
8
* notice, this list of conditions and the following disclaimer;
9
* redistributions in binary form must reproduce the above copyright
10
* notice, this list of conditions and the following disclaimer in the
11
* documentation and/or other materials provided with the distribution;
12
* neither the name of the copyright holders nor the names of its
13
* contributors may be used to endorse or promote products derived from
14
* this software without specific prior written permission.
15
*
16
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
*
28
* Authors: Kevin Lim
29
*/
30
31
#include "
cpu/quiesce_event.hh
"
32
33
#include "
cpu/base.hh
"
34
#include "
cpu/thread_context.hh
"
35
#include "debug/Quiesce.hh"
36
37
EndQuiesceEvent::EndQuiesceEvent
(
ThreadContext
*_tc)
38
: tc(_tc)
39
{
40
}
41
42
void
43
EndQuiesceEvent::process
()
44
{
45
DPRINTF
(Quiesce,
"activating %s\n"
,
tc
->
getCpuPtr
()->name());
46
tc
->
activate
();
47
}
48
49
const
char
*
50
EndQuiesceEvent::description
()
const
51
{
52
return
"End Quiesce"
;
53
}
DPRINTF
#define DPRINTF(x,...)
Definition:
trace.hh:212
EndQuiesceEvent::description
virtual const char * description() const
Event description.
Definition:
quiesce_event.cc:50
base.hh
ThreadContext::getCpuPtr
virtual BaseCPU * getCpuPtr()=0
thread_context.hh
ThreadContext
ThreadContext is the external interface to all thread state for anything outside of the CPU...
Definition:
thread_context.hh:93
EndQuiesceEvent::tc
ThreadContext * tc
A pointer to the thread context that is quiesced.
Definition:
quiesce_event.hh:43
EndQuiesceEvent::process
virtual void process()
Event process to occur at interrupt.
Definition:
quiesce_event.cc:43
ThreadContext::activate
virtual void activate()=0
Set the status to Active.
EndQuiesceEvent::EndQuiesceEvent
EndQuiesceEvent(ThreadContext *_tc)
Definition:
quiesce_event.cc:37
quiesce_event.hh
Generated on Fri Jun 9 2017 13:03:44 for gem5 by
doxygen
1.8.6